2018-04-11 16:53:55 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2014-11-11 15:53:41 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2014 MediaTek Inc.
|
|
|
|
* Author: Joe.C <yingjoe.chen@mediatek.com>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
|
#include "skeleton64.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "mediatek,mt8127";
|
2014-11-25 16:04:00 +08:00
|
|
|
interrupt-parent = <&sysirq>;
|
2014-11-11 15:53:41 +08:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2015-10-02 23:19:41 +08:00
|
|
|
enable-method = "mediatek,mt81xx-tz-smp";
|
2014-11-11 15:53:41 +08:00
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x0>;
|
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x1>;
|
|
|
|
};
|
|
|
|
cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x2>;
|
|
|
|
};
|
|
|
|
cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x3>;
|
|
|
|
};
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2015-10-02 23:19:41 +08:00
|
|
|
reserved-memory {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
trustzone-bootinfo@80002000 {
|
|
|
|
compatible = "mediatek,trustzone-bootinfo";
|
|
|
|
reg = <0 0x80002000 0 0x1000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-11-11 15:53:41 +08:00
|
|
|
clocks {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
system_clk: dummy13m {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <13000000>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtc_clk: dummy32k {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32000>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
};
|
2014-10-22 21:12:00 +08:00
|
|
|
|
|
|
|
uart_clk: dummy26m {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <26000000>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
};
|
2014-11-11 15:53:41 +08:00
|
|
|
};
|
|
|
|
|
2015-10-02 23:19:41 +08:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) |
|
|
|
|
IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) |
|
|
|
|
IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) |
|
|
|
|
IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) |
|
|
|
|
IRQ_TYPE_LEVEL_LOW)>;
|
|
|
|
clock-frequency = <13000000>;
|
|
|
|
arm,cpu-registers-not-fw-configured;
|
|
|
|
};
|
|
|
|
|
2014-11-11 15:53:41 +08:00
|
|
|
soc {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
timer: timer@10008000 {
|
|
|
|
compatible = "mediatek,mt8127-timer",
|
|
|
|
"mediatek,mt6577-timer";
|
|
|
|
reg = <0 0x10008000 0 0x80>;
|
2014-11-25 16:04:00 +08:00
|
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>;
|
2014-11-11 15:53:41 +08:00
|
|
|
clocks = <&system_clk>, <&rtc_clk>;
|
|
|
|
clock-names = "system-clk", "rtc-clk";
|
|
|
|
};
|
|
|
|
|
2014-11-25 16:04:00 +08:00
|
|
|
sysirq: interrupt-controller@10200100 {
|
|
|
|
compatible = "mediatek,mt8127-sysirq",
|
|
|
|
"mediatek,mt6577-sysirq";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
reg = <0 0x10200100 0 0x1c>;
|
|
|
|
};
|
|
|
|
|
2014-11-11 15:53:41 +08:00
|
|
|
gic: interrupt-controller@10211000 {
|
|
|
|
compatible = "arm,cortex-a7-gic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
2014-11-25 16:04:00 +08:00
|
|
|
interrupt-parent = <&gic>;
|
2014-11-11 15:53:41 +08:00
|
|
|
reg = <0 0x10211000 0 0x1000>,
|
2017-01-18 17:27:28 +08:00
|
|
|
<0 0x10212000 0 0x2000>,
|
2014-11-11 15:53:41 +08:00
|
|
|
<0 0x10214000 0 0x2000>,
|
|
|
|
<0 0x10216000 0 0x2000>;
|
|
|
|
};
|
2014-10-22 21:12:00 +08:00
|
|
|
|
2015-05-16 15:30:11 +08:00
|
|
|
uart0: serial@11002000 {
|
2014-10-22 21:12:00 +08:00
|
|
|
compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11002000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
|
|
|
|
clocks = <&uart_clk>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-05-16 15:30:11 +08:00
|
|
|
uart1: serial@11003000 {
|
2014-10-22 21:12:00 +08:00
|
|
|
compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11003000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
|
|
|
|
clocks = <&uart_clk>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-05-16 15:30:11 +08:00
|
|
|
uart2: serial@11004000 {
|
2014-10-22 21:12:00 +08:00
|
|
|
compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11004000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
|
|
|
|
clocks = <&uart_clk>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-05-16 15:30:11 +08:00
|
|
|
uart3: serial@11005000 {
|
2014-10-22 21:12:00 +08:00
|
|
|
compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11005000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
|
|
|
|
clocks = <&uart_clk>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-11 15:53:41 +08:00
|
|
|
};
|
|
|
|
};
|