2019-05-29 22:17:58 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2015-04-11 04:15:59 +08:00
|
|
|
/* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
|
2015-03-12 05:28:10 +08:00
|
|
|
*/
|
|
|
|
#ifndef __QCOM_SCM_INT_H
|
|
|
|
#define __QCOM_SCM_INT_H
|
|
|
|
|
|
|
|
#define QCOM_SCM_SVC_BOOT 0x1
|
|
|
|
#define QCOM_SCM_BOOT_ADDR 0x1
|
2017-08-15 06:46:18 +08:00
|
|
|
#define QCOM_SCM_SET_DLOAD_MODE 0x10
|
2015-03-12 05:28:10 +08:00
|
|
|
#define QCOM_SCM_BOOT_ADDR_MC 0x11
|
2017-01-17 13:24:15 +08:00
|
|
|
#define QCOM_SCM_SET_REMOTE_STATE 0xa
|
|
|
|
extern int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id);
|
2017-08-15 06:46:18 +08:00
|
|
|
extern int __qcom_scm_set_dload_mode(struct device *dev, bool enable);
|
2015-03-12 05:28:10 +08:00
|
|
|
|
|
|
|
#define QCOM_SCM_FLAG_HLOS 0x01
|
|
|
|
#define QCOM_SCM_FLAG_COLDBOOT_MC 0x02
|
|
|
|
#define QCOM_SCM_FLAG_WARMBOOT_MC 0x04
|
2016-06-04 07:25:25 +08:00
|
|
|
extern int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
|
|
|
|
const cpumask_t *cpus);
|
2015-03-12 05:28:10 +08:00
|
|
|
extern int __qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
|
|
|
|
|
|
|
|
#define QCOM_SCM_CMD_TERMINATE_PC 0x2
|
|
|
|
#define QCOM_SCM_FLUSH_FLAG_MASK 0x3
|
|
|
|
#define QCOM_SCM_CMD_CORE_HOTPLUGGED 0x10
|
|
|
|
extern void __qcom_scm_cpu_power_down(u32 flags);
|
|
|
|
|
2017-08-15 06:46:17 +08:00
|
|
|
#define QCOM_SCM_SVC_IO 0x5
|
|
|
|
#define QCOM_SCM_IO_READ 0x1
|
|
|
|
#define QCOM_SCM_IO_WRITE 0x2
|
|
|
|
extern int __qcom_scm_io_readl(struct device *dev, phys_addr_t addr, unsigned int *val);
|
|
|
|
extern int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val);
|
|
|
|
|
2015-04-11 04:15:59 +08:00
|
|
|
#define QCOM_SCM_SVC_INFO 0x6
|
|
|
|
#define QCOM_IS_CALL_AVAIL_CMD 0x1
|
2016-06-04 07:25:25 +08:00
|
|
|
extern int __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
|
|
|
|
u32 cmd_id);
|
2015-04-11 04:15:59 +08:00
|
|
|
|
|
|
|
#define QCOM_SCM_SVC_HDCP 0x11
|
|
|
|
#define QCOM_SCM_CMD_HDCP 0x01
|
2016-06-04 07:25:25 +08:00
|
|
|
extern int __qcom_scm_hdcp_req(struct device *dev,
|
|
|
|
struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp);
|
2015-04-11 04:15:59 +08:00
|
|
|
|
2016-06-04 07:25:26 +08:00
|
|
|
extern void __qcom_scm_init(void);
|
|
|
|
|
2019-08-23 20:16:33 +08:00
|
|
|
#define QCOM_SCM_OCMEM_SVC 0xf
|
|
|
|
#define QCOM_SCM_OCMEM_LOCK_CMD 0x1
|
|
|
|
#define QCOM_SCM_OCMEM_UNLOCK_CMD 0x2
|
|
|
|
|
|
|
|
extern int __qcom_scm_ocmem_lock(struct device *dev, u32 id, u32 offset,
|
|
|
|
u32 size, u32 mode);
|
|
|
|
extern int __qcom_scm_ocmem_unlock(struct device *dev, u32 id, u32 offset,
|
|
|
|
u32 size);
|
|
|
|
|
2015-09-24 03:56:12 +08:00
|
|
|
#define QCOM_SCM_SVC_PIL 0x2
|
|
|
|
#define QCOM_SCM_PAS_INIT_IMAGE_CMD 0x1
|
|
|
|
#define QCOM_SCM_PAS_MEM_SETUP_CMD 0x2
|
|
|
|
#define QCOM_SCM_PAS_AUTH_AND_RESET_CMD 0x5
|
|
|
|
#define QCOM_SCM_PAS_SHUTDOWN_CMD 0x6
|
|
|
|
#define QCOM_SCM_PAS_IS_SUPPORTED_CMD 0x7
|
2016-06-18 01:40:43 +08:00
|
|
|
#define QCOM_SCM_PAS_MSS_RESET 0xa
|
2015-09-24 03:56:12 +08:00
|
|
|
extern bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral);
|
|
|
|
extern int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
|
|
|
|
dma_addr_t metadata_phys);
|
|
|
|
extern int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
|
|
|
|
phys_addr_t addr, phys_addr_t size);
|
|
|
|
extern int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral);
|
|
|
|
extern int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral);
|
2016-06-18 01:40:43 +08:00
|
|
|
extern int __qcom_scm_pas_mss_reset(struct device *dev, bool reset);
|
2015-09-24 03:56:12 +08:00
|
|
|
|
2015-03-12 05:28:10 +08:00
|
|
|
/* common error codes */
|
2016-06-04 07:25:26 +08:00
|
|
|
#define QCOM_SCM_V2_EBUSY -12
|
2015-03-12 05:28:10 +08:00
|
|
|
#define QCOM_SCM_ENOMEM -5
|
|
|
|
#define QCOM_SCM_EOPNOTSUPP -4
|
|
|
|
#define QCOM_SCM_EINVAL_ADDR -3
|
|
|
|
#define QCOM_SCM_EINVAL_ARG -2
|
|
|
|
#define QCOM_SCM_ERROR -1
|
|
|
|
#define QCOM_SCM_INTERRUPTED 1
|
|
|
|
|
2016-06-04 07:25:24 +08:00
|
|
|
static inline int qcom_scm_remap_error(int err)
|
|
|
|
{
|
|
|
|
switch (err) {
|
|
|
|
case QCOM_SCM_ERROR:
|
|
|
|
return -EIO;
|
|
|
|
case QCOM_SCM_EINVAL_ADDR:
|
|
|
|
case QCOM_SCM_EINVAL_ARG:
|
|
|
|
return -EINVAL;
|
|
|
|
case QCOM_SCM_EOPNOTSUPP:
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
case QCOM_SCM_ENOMEM:
|
|
|
|
return -ENOMEM;
|
2016-06-04 07:25:26 +08:00
|
|
|
case QCOM_SCM_V2_EBUSY:
|
|
|
|
return -EBUSY;
|
2016-06-04 07:25:24 +08:00
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2017-03-14 23:18:03 +08:00
|
|
|
#define QCOM_SCM_SVC_MP 0xc
|
|
|
|
#define QCOM_SCM_RESTORE_SEC_CFG 2
|
|
|
|
extern int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id,
|
|
|
|
u32 spare);
|
2017-03-14 23:18:04 +08:00
|
|
|
#define QCOM_SCM_IOMMU_SECURE_PTBL_SIZE 3
|
|
|
|
#define QCOM_SCM_IOMMU_SECURE_PTBL_INIT 4
|
2019-09-20 16:04:28 +08:00
|
|
|
#define QCOM_SCM_SVC_SMMU_PROGRAM 0x15
|
|
|
|
#define QCOM_SCM_CONFIG_ERRATA1 0x3
|
|
|
|
#define QCOM_SCM_CONFIG_ERRATA1_CLIENT_ALL 0x2
|
2017-03-14 23:18:04 +08:00
|
|
|
extern int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
|
|
|
|
size_t *size);
|
|
|
|
extern int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr,
|
|
|
|
u32 size, u32 spare);
|
2019-09-20 16:04:28 +08:00
|
|
|
extern int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev,
|
|
|
|
bool enable);
|
2017-10-24 23:52:24 +08:00
|
|
|
#define QCOM_MEM_PROT_ASSIGN_ID 0x16
|
|
|
|
extern int __qcom_scm_assign_mem(struct device *dev,
|
|
|
|
phys_addr_t mem_region, size_t mem_sz,
|
|
|
|
phys_addr_t src, size_t src_sz,
|
|
|
|
phys_addr_t dest, size_t dest_sz);
|
2017-03-14 23:18:03 +08:00
|
|
|
|
2015-03-12 05:28:10 +08:00
|
|
|
#endif
|