2018-06-14 09:56:06 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2013-08-29 07:21:58 +08:00
|
|
|
/*
|
|
|
|
* SMP support for SoCs with APMU
|
|
|
|
*
|
2014-10-24 16:33:08 +08:00
|
|
|
* Copyright (C) 2014 Renesas Electronics Corporation
|
2013-08-29 07:21:58 +08:00
|
|
|
* Copyright (C) 2013 Magnus Damm
|
|
|
|
*/
|
2014-05-29 15:24:27 +08:00
|
|
|
#include <linux/cpu_pm.h>
|
2013-08-29 07:21:58 +08:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/smp.h>
|
2014-05-29 15:24:27 +08:00
|
|
|
#include <linux/suspend.h>
|
2014-06-06 15:20:18 +08:00
|
|
|
#include <linux/threads.h>
|
2013-08-29 07:21:58 +08:00
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/cp15.h>
|
2014-05-29 15:24:27 +08:00
|
|
|
#include <asm/proc-fns.h>
|
2013-08-29 07:21:58 +08:00
|
|
|
#include <asm/smp_plat.h>
|
2014-05-29 15:24:27 +08:00
|
|
|
#include <asm/suspend.h>
|
2014-06-17 15:47:37 +08:00
|
|
|
#include "common.h"
|
2016-06-28 22:10:36 +08:00
|
|
|
#include "rcar-gen2.h"
|
2013-08-29 07:21:58 +08:00
|
|
|
|
|
|
|
static struct {
|
|
|
|
void __iomem *iomem;
|
|
|
|
int bit;
|
2014-06-06 15:20:18 +08:00
|
|
|
} apmu_cpus[NR_CPUS];
|
2013-08-29 07:21:58 +08:00
|
|
|
|
2016-12-05 18:39:37 +08:00
|
|
|
#define WUPCR_OFFS 0x10 /* Wake Up Control Register */
|
|
|
|
#define PSTR_OFFS 0x40 /* Power Status Register */
|
|
|
|
#define CPUNCR_OFFS(n) (0x100 + (0x10 * (n)))
|
|
|
|
/* CPUn Power Status Control Register */
|
2016-12-05 18:39:38 +08:00
|
|
|
#define DBGRCR_OFFS 0x180 /* Debug Resource Reset Control Reg. */
|
2016-12-05 18:39:37 +08:00
|
|
|
|
|
|
|
/* Power Status Register */
|
|
|
|
#define CPUNST(r, n) (((r) >> (n * 4)) & 3) /* CPUn Status Bit */
|
|
|
|
#define CPUST_RUN 0 /* Run Mode */
|
|
|
|
#define CPUST_STANDBY 3 /* CoreStandby Mode */
|
2013-08-29 07:21:58 +08:00
|
|
|
|
2016-12-05 18:39:38 +08:00
|
|
|
/* Debug Resource Reset Control Register */
|
|
|
|
#define DBGCPUREN BIT(24) /* CPU Other Reset Request Enable */
|
|
|
|
#define DBGCPUNREN(n) BIT((n) + 20) /* CPUn Reset Request Enable */
|
|
|
|
#define DBGCPUPREN BIT(19) /* CPU Peripheral Reset Req. Enable */
|
|
|
|
|
2014-06-06 15:20:18 +08:00
|
|
|
static int __maybe_unused apmu_power_on(void __iomem *p, int bit)
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
/* request power on */
|
|
|
|
writel_relaxed(BIT(bit), p + WUPCR_OFFS);
|
|
|
|
|
|
|
|
/* wait for APMU to finish */
|
|
|
|
while (readl_relaxed(p + WUPCR_OFFS) != 0)
|
|
|
|
;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-11 04:48:16 +08:00
|
|
|
static int __maybe_unused apmu_power_off(void __iomem *p, int bit)
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
/* request Core Standby for next WFI */
|
|
|
|
writel_relaxed(3, p + CPUNCR_OFFS(bit));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-06-06 15:20:18 +08:00
|
|
|
static int __maybe_unused apmu_power_off_poll(void __iomem *p, int bit)
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
int k;
|
|
|
|
|
|
|
|
for (k = 0; k < 1000; k++) {
|
2016-12-05 18:39:37 +08:00
|
|
|
if (CPUNST(readl_relaxed(p + PSTR_OFFS), bit) == CPUST_STANDBY)
|
2013-08-29 07:21:58 +08:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
mdelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-11 04:48:16 +08:00
|
|
|
static int __maybe_unused apmu_wrap(int cpu, int (*fn)(void __iomem *p, int cpu))
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
void __iomem *p = apmu_cpus[cpu].iomem;
|
|
|
|
|
|
|
|
return p ? fn(p, apmu_cpus[cpu].bit) : -EINVAL;
|
|
|
|
}
|
|
|
|
|
2018-05-30 23:15:28 +08:00
|
|
|
#if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_SUSPEND)
|
|
|
|
/* nicked from arch/arm/mach-exynos/hotplug.c */
|
|
|
|
static inline void cpu_enter_lowpower_a15(void)
|
|
|
|
{
|
|
|
|
unsigned int v;
|
|
|
|
|
|
|
|
asm volatile(
|
|
|
|
" mrc p15, 0, %0, c1, c0, 0\n"
|
|
|
|
" bic %0, %0, %1\n"
|
|
|
|
" mcr p15, 0, %0, c1, c0, 0\n"
|
|
|
|
: "=&r" (v)
|
|
|
|
: "Ir" (CR_C)
|
|
|
|
: "cc");
|
|
|
|
|
|
|
|
flush_cache_louis();
|
|
|
|
|
|
|
|
asm volatile(
|
|
|
|
/*
|
|
|
|
* Turn off coherency
|
|
|
|
*/
|
|
|
|
" mrc p15, 0, %0, c1, c0, 1\n"
|
|
|
|
" bic %0, %0, %1\n"
|
|
|
|
" mcr p15, 0, %0, c1, c0, 1\n"
|
|
|
|
: "=&r" (v)
|
|
|
|
: "Ir" (0x40)
|
|
|
|
: "cc");
|
|
|
|
|
|
|
|
isb();
|
|
|
|
dsb();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void shmobile_smp_apmu_cpu_shutdown(unsigned int cpu)
|
|
|
|
{
|
|
|
|
|
|
|
|
/* Select next sleep mode using the APMU */
|
|
|
|
apmu_wrap(cpu, apmu_power_off);
|
|
|
|
|
|
|
|
/* Do ARM specific CPU shutdown */
|
|
|
|
cpu_enter_lowpower_a15();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_HOTPLUG_CPU)
|
|
|
|
static void shmobile_smp_apmu_cpu_die(unsigned int cpu)
|
|
|
|
{
|
|
|
|
/* For this particular CPU deregister boot vector */
|
|
|
|
shmobile_smp_hook(cpu, 0, 0);
|
|
|
|
|
|
|
|
/* Shutdown CPU core */
|
|
|
|
shmobile_smp_apmu_cpu_shutdown(cpu);
|
|
|
|
|
|
|
|
/* jump to shared mach-shmobile sleep / reset code */
|
|
|
|
shmobile_smp_sleep();
|
|
|
|
}
|
|
|
|
|
|
|
|
static int shmobile_smp_apmu_cpu_kill(unsigned int cpu)
|
|
|
|
{
|
|
|
|
return apmu_wrap(cpu, apmu_power_off_poll);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_SUSPEND)
|
|
|
|
static int shmobile_smp_apmu_do_suspend(unsigned long cpu)
|
|
|
|
{
|
|
|
|
shmobile_smp_hook(cpu, __pa_symbol(cpu_resume), 0);
|
|
|
|
shmobile_smp_apmu_cpu_shutdown(cpu);
|
|
|
|
cpu_do_idle(); /* WFI selects Core Standby */
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void cpu_leave_lowpower(void)
|
|
|
|
{
|
|
|
|
unsigned int v;
|
|
|
|
|
|
|
|
asm volatile("mrc p15, 0, %0, c1, c0, 0\n"
|
|
|
|
" orr %0, %0, %1\n"
|
|
|
|
" mcr p15, 0, %0, c1, c0, 0\n"
|
|
|
|
" mrc p15, 0, %0, c1, c0, 1\n"
|
|
|
|
" orr %0, %0, %2\n"
|
|
|
|
" mcr p15, 0, %0, c1, c0, 1\n"
|
|
|
|
: "=&r" (v)
|
|
|
|
: "Ir" (CR_C), "Ir" (0x40)
|
|
|
|
: "cc");
|
|
|
|
}
|
|
|
|
|
|
|
|
static int shmobile_smp_apmu_enter_suspend(suspend_state_t state)
|
|
|
|
{
|
|
|
|
cpu_suspend(smp_processor_id(), shmobile_smp_apmu_do_suspend);
|
|
|
|
cpu_leave_lowpower();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init shmobile_smp_apmu_suspend_init(void)
|
|
|
|
{
|
|
|
|
shmobile_suspend_ops.enter = shmobile_smp_apmu_enter_suspend;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-06-28 22:10:35 +08:00
|
|
|
#ifdef CONFIG_SMP
|
2013-08-29 07:21:58 +08:00
|
|
|
static void apmu_init_cpu(struct resource *res, int cpu, int bit)
|
|
|
|
{
|
2016-12-05 18:39:38 +08:00
|
|
|
u32 x;
|
|
|
|
|
2014-06-06 15:20:18 +08:00
|
|
|
if ((cpu >= ARRAY_SIZE(apmu_cpus)) || apmu_cpus[cpu].iomem)
|
2013-08-29 07:21:58 +08:00
|
|
|
return;
|
|
|
|
|
2020-01-06 16:43:50 +08:00
|
|
|
apmu_cpus[cpu].iomem = ioremap(res->start, resource_size(res));
|
2013-08-29 07:21:58 +08:00
|
|
|
apmu_cpus[cpu].bit = bit;
|
|
|
|
|
2014-03-05 02:11:15 +08:00
|
|
|
pr_debug("apmu ioremap %d %d %pr\n", cpu, bit, res);
|
2016-12-05 18:39:38 +08:00
|
|
|
|
|
|
|
/* Setup for debug mode */
|
|
|
|
x = readl(apmu_cpus[cpu].iomem + DBGRCR_OFFS);
|
|
|
|
x |= DBGCPUREN | DBGCPUNREN(bit) | DBGCPUPREN;
|
|
|
|
writel(x, apmu_cpus[cpu].iomem + DBGRCR_OFFS);
|
2013-08-29 07:21:58 +08:00
|
|
|
}
|
|
|
|
|
2016-06-28 22:10:36 +08:00
|
|
|
static const struct of_device_id apmu_ids[] = {
|
|
|
|
{ .compatible = "renesas,apmu" },
|
|
|
|
{ /*sentinel*/ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static void apmu_parse_dt(void (*fn)(struct resource *res, int cpu, int bit))
|
|
|
|
{
|
|
|
|
struct device_node *np_apmu, *np_cpu;
|
|
|
|
struct resource res;
|
|
|
|
int bit, index;
|
|
|
|
u32 id;
|
|
|
|
|
|
|
|
for_each_matching_node(np_apmu, apmu_ids) {
|
|
|
|
/* only enable the cluster that includes the boot CPU */
|
|
|
|
bool is_allowed = false;
|
|
|
|
|
|
|
|
for (bit = 0; bit < CONFIG_NR_CPUS; bit++) {
|
|
|
|
np_cpu = of_parse_phandle(np_apmu, "cpus", bit);
|
|
|
|
if (np_cpu) {
|
|
|
|
if (!of_property_read_u32(np_cpu, "reg", &id)) {
|
|
|
|
if (id == cpu_logical_map(0)) {
|
|
|
|
is_allowed = true;
|
|
|
|
of_node_put(np_cpu);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
of_node_put(np_cpu);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (!is_allowed)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
for (bit = 0; bit < CONFIG_NR_CPUS; bit++) {
|
|
|
|
np_cpu = of_parse_phandle(np_apmu, "cpus", bit);
|
|
|
|
if (np_cpu) {
|
|
|
|
if (!of_property_read_u32(np_cpu, "reg", &id)) {
|
|
|
|
index = get_logical_index(id);
|
|
|
|
if ((index >= 0) &&
|
|
|
|
!of_address_to_resource(np_apmu,
|
|
|
|
0, &res))
|
|
|
|
fn(&res, index, bit);
|
|
|
|
}
|
|
|
|
of_node_put(np_cpu);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init shmobile_smp_apmu_setup_boot(void)
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
/* install boot code shared by all CPUs */
|
2017-01-15 10:59:29 +08:00
|
|
|
shmobile_boot_fn = __pa_symbol(shmobile_smp_boot);
|
2018-02-13 01:44:19 +08:00
|
|
|
shmobile_boot_fn_gen2 = shmobile_boot_fn;
|
2016-06-28 22:10:36 +08:00
|
|
|
}
|
2013-08-29 07:21:58 +08:00
|
|
|
|
2018-05-30 23:15:28 +08:00
|
|
|
static int shmobile_smp_apmu_boot_secondary(unsigned int cpu,
|
|
|
|
struct task_struct *idle)
|
2013-08-29 07:21:58 +08:00
|
|
|
{
|
|
|
|
/* For this particular CPU register boot vector */
|
ARM: shmobile: rcar-gen2: Make sure CNTVOFF is initialized on CA7/15
On Cortex-A7, the arch timer CNTVOFF register is uninitialized.
Ideally it should be initialized by the boot loader, but it isn't.
For the boot CPU, CNTVOFF is initialized by Linux since commit
9ce3fa6816c2fb59 ("ARM: shmobile: rcar-gen2: Add CA7 arch_timer
initialization for r8a7794").
For secondary CPU cores, no such initialization is done.
Hence when enabling SMP on r8a7794, the kernel log is spammed with:
WARNING: Underflow in clocksource 'arch_sys_counter' observed, time update ignored.
Please report this, consider using a different clocksource, if possible.
Your kernel is probably still fine.
As Marc Zyngier pointed out that Cortex-A15 and Cortex-A7 are similar with
respect to CNTVOFF, we have been very lucky this just worked on R-Car
Gen2 SoCs with Cortex-A15 cores.
To fix this:
- Move the existing inline asm code to initialize CNTVOFF to an
assembler source file (adding comments and replacing hardcoded
constants by definitions in the process), so it can be reused,
- Perform the initialization of CNTVOFF on the boot CPU (Cortex-A15 or
Cortex-A7) on all R-Car Gen2 and RZ/G1 parts,
- Wrap the standard secondary_startup() routine inside a routine which
initializes CNTVOFF.
Based on patches by Hisashi Nakamura in the BSP.
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Tested-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
2017-09-01 16:37:45 +08:00
|
|
|
shmobile_smp_hook(cpu, __pa_symbol(shmobile_boot_apmu), 0);
|
2013-08-29 07:21:58 +08:00
|
|
|
|
|
|
|
return apmu_wrap(cpu, apmu_power_on);
|
|
|
|
}
|
2016-06-28 22:10:36 +08:00
|
|
|
|
|
|
|
static void __init shmobile_smp_apmu_prepare_cpus_dt(unsigned int max_cpus)
|
|
|
|
{
|
|
|
|
shmobile_smp_apmu_setup_boot();
|
|
|
|
apmu_parse_dt(apmu_init_cpu);
|
|
|
|
rcar_gen2_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct smp_operations apmu_smp_ops __initdata = {
|
|
|
|
.smp_prepare_cpus = shmobile_smp_apmu_prepare_cpus_dt,
|
2016-12-05 18:39:39 +08:00
|
|
|
.smp_boot_secondary = shmobile_smp_apmu_boot_secondary,
|
2016-06-28 22:10:36 +08:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
.cpu_can_disable = shmobile_smp_cpu_can_disable,
|
|
|
|
.cpu_die = shmobile_smp_apmu_cpu_die,
|
|
|
|
.cpu_kill = shmobile_smp_apmu_cpu_kill,
|
2014-06-06 15:20:18 +08:00
|
|
|
#endif
|
2016-06-28 22:10:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
CPU_METHOD_OF_DECLARE(shmobile_smp_apmu, "renesas,apmu", &apmu_smp_ops);
|
|
|
|
#endif /* CONFIG_SMP */
|