2017-12-11 12:25:28 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-11-28 20:09:25 +08:00
|
|
|
#include <dt-bindings/clock/aspeed-clock.h>
|
2016-04-17 14:20:56 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Aspeed BMC";
|
|
|
|
compatible = "aspeed,ast2500";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
interrupt-parent = <&vic>;
|
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
aliases {
|
|
|
|
i2c0 = &i2c0;
|
|
|
|
i2c1 = &i2c1;
|
|
|
|
i2c2 = &i2c2;
|
|
|
|
i2c3 = &i2c3;
|
|
|
|
i2c4 = &i2c4;
|
|
|
|
i2c5 = &i2c5;
|
|
|
|
i2c6 = &i2c6;
|
|
|
|
i2c7 = &i2c7;
|
|
|
|
i2c8 = &i2c8;
|
|
|
|
i2c9 = &i2c9;
|
|
|
|
i2c10 = &i2c10;
|
|
|
|
i2c11 = &i2c11;
|
|
|
|
i2c12 = &i2c12;
|
|
|
|
i2c13 = &i2c13;
|
2017-10-04 14:49:15 +08:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
|
|
|
serial4 = &uart5;
|
2017-10-04 14:49:17 +08:00
|
|
|
serial5 = &vuart;
|
2017-10-04 14:49:11 +08:00
|
|
|
};
|
|
|
|
|
2016-04-17 14:20:56 +08:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,arm1176jzf-s";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-03-14 15:13:12 +08:00
|
|
|
memory@80000000 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x80000000 0>;
|
|
|
|
};
|
|
|
|
|
2019-01-18 00:38:16 +08:00
|
|
|
edac: sdram@1e6e0000 {
|
|
|
|
compatible = "aspeed,ast2500-sdram-edac";
|
|
|
|
reg = <0x1e6e0000 0x174>;
|
|
|
|
interrupts = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-04-17 14:20:56 +08:00
|
|
|
ahb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2017-03-01 22:26:42 +08:00
|
|
|
fmc: flash-controller@1e620000 {
|
|
|
|
reg = < 0x1e620000 0xc4
|
|
|
|
0x20000000 0x10000000 >;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "aspeed,ast2500-fmc";
|
2017-11-28 20:15:30 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_AHB>;
|
2017-03-01 22:26:42 +08:00
|
|
|
status = "disabled";
|
|
|
|
interrupts = <19>;
|
|
|
|
flash@0 {
|
|
|
|
reg = < 0 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
flash@1 {
|
|
|
|
reg = < 1 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
flash@2 {
|
|
|
|
reg = < 2 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: flash-controller@1e630000 {
|
|
|
|
reg = < 0x1e630000 0xc4
|
|
|
|
0x30000000 0x08000000 >;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "aspeed,ast2500-spi";
|
2017-11-28 20:15:30 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_AHB>;
|
2017-03-01 22:26:42 +08:00
|
|
|
status = "disabled";
|
|
|
|
flash@0 {
|
|
|
|
reg = < 0 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
flash@1 {
|
|
|
|
reg = < 1 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2: flash-controller@1e631000 {
|
|
|
|
reg = < 0x1e631000 0xc4
|
|
|
|
0x38000000 0x08000000 >;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "aspeed,ast2500-spi";
|
2017-11-28 20:15:30 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_AHB>;
|
2017-03-01 22:26:42 +08:00
|
|
|
status = "disabled";
|
|
|
|
flash@0 {
|
|
|
|
reg = < 0 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
flash@1 {
|
|
|
|
reg = < 1 >;
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-04-17 14:20:56 +08:00
|
|
|
vic: interrupt-controller@1e6c0080 {
|
|
|
|
compatible = "aspeed,ast2400-vic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
valid-sources = <0xfefff7ff 0x0807ffff>;
|
|
|
|
reg = <0x1e6c0080 0x80>;
|
|
|
|
};
|
|
|
|
|
2018-07-24 12:24:02 +08:00
|
|
|
cvic: copro-interrupt-controller@1e6c2000 {
|
|
|
|
compatible = "aspeed,ast2500-cvic", "aspeed-cvic";
|
|
|
|
valid-sources = <0xffffffff>;
|
|
|
|
copro-sw-interrupts = <1>;
|
|
|
|
reg = <0x1e6c2000 0x80>;
|
|
|
|
};
|
|
|
|
|
2017-01-04 13:30:34 +08:00
|
|
|
mac0: ethernet@1e660000 {
|
2017-04-12 11:27:02 +08:00
|
|
|
compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
|
2017-01-04 13:30:34 +08:00
|
|
|
reg = <0x1e660000 0x180>;
|
|
|
|
interrupts = <2>;
|
2017-11-28 20:11:10 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
|
2017-01-04 13:30:34 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mac1: ethernet@1e680000 {
|
2017-04-12 11:27:02 +08:00
|
|
|
compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
|
2017-01-04 13:30:34 +08:00
|
|
|
reg = <0x1e680000 0x180>;
|
|
|
|
interrupts = <3>;
|
2017-11-28 20:11:10 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
|
2017-01-04 13:30:34 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-04-13 12:40:38 +08:00
|
|
|
ehci0: usb@1e6a1000 {
|
|
|
|
compatible = "aspeed,ast2500-ehci", "generic-ehci";
|
|
|
|
reg = <0x1e6a1000 0x100>;
|
|
|
|
interrupts = <5>;
|
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
|
2018-06-29 11:51:01 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb2ah_default>;
|
2018-04-13 12:40:38 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ehci1: usb@1e6a3000 {
|
|
|
|
compatible = "aspeed,ast2500-ehci", "generic-ehci";
|
|
|
|
reg = <0x1e6a3000 0x100>;
|
|
|
|
interrupts = <13>;
|
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_USBPORT2CLK>;
|
2018-06-29 11:51:01 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb2bh_default>;
|
2018-04-13 12:40:38 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uhci: usb@1e6b0000 {
|
|
|
|
compatible = "aspeed,ast2500-uhci", "generic-uhci";
|
|
|
|
reg = <0x1e6b0000 0x100>;
|
|
|
|
interrupts = <14>;
|
|
|
|
#ports = <2>;
|
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
|
|
|
|
status = "disabled";
|
2018-06-29 11:51:01 +08:00
|
|
|
/*
|
|
|
|
* No default pinmux, it will follow EHCI, use an explicit pinmux
|
|
|
|
* override if you don't enable EHCI
|
|
|
|
*/
|
2018-04-13 12:40:38 +08:00
|
|
|
};
|
|
|
|
|
2018-06-29 11:51:03 +08:00
|
|
|
vhub: usb-vhub@1e6a0000 {
|
|
|
|
compatible = "aspeed,ast2500-usb-vhub";
|
|
|
|
reg = <0x1e6a0000 0x300>;
|
|
|
|
interrupts = <5>;
|
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb2ad_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-04-17 14:20:56 +08:00
|
|
|
apb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2016-12-06 11:53:47 +08:00
|
|
|
syscon: syscon@1e6e2000 {
|
2017-11-28 20:09:25 +08:00
|
|
|
compatible = "aspeed,ast2500-scu", "syscon", "simple-mfd";
|
2016-12-06 11:53:47 +08:00
|
|
|
reg = <0x1e6e2000 0x1a8>;
|
2017-03-31 10:35:10 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2017-11-28 20:09:25 +08:00
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
2016-12-06 11:53:47 +08:00
|
|
|
|
|
|
|
pinctrl: pinctrl {
|
|
|
|
compatible = "aspeed,g5-pinctrl";
|
|
|
|
aspeed,external-nodes = <&gfx &lhc>;
|
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2018-05-30 14:17:40 +08:00
|
|
|
rng: hwrng@1e6e2078 {
|
2018-03-22 13:37:35 +08:00
|
|
|
compatible = "timeriomem_rng";
|
2018-05-30 14:17:40 +08:00
|
|
|
reg = <0x1e6e2078 0x4>;
|
2018-03-22 13:37:35 +08:00
|
|
|
period = <1>;
|
|
|
|
quality = <100>;
|
|
|
|
};
|
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
gfx: display@1e6e6000 {
|
|
|
|
compatible = "aspeed,ast2500-gfx", "syscon";
|
|
|
|
reg = <0x1e6e6000 0x1000>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:10 +08:00
|
|
|
adc: adc@1e6e9000 {
|
|
|
|
compatible = "aspeed,ast2500-adc";
|
|
|
|
reg = <0x1e6e9000 0xb0>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_ADC>;
|
2017-10-04 14:49:10 +08:00
|
|
|
#io-channel-cells = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2018-07-24 12:24:02 +08:00
|
|
|
sram: sram@1e720000 {
|
2017-10-04 14:49:09 +08:00
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x1e720000 0x9000>; // 36K
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
gpio: gpio@1e780000 {
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
compatible = "aspeed,ast2500-gpio";
|
|
|
|
reg = <0x1e780000 0x1000>;
|
|
|
|
interrupts = <20>;
|
|
|
|
gpio-ranges = <&pinctrl 0 0 220>;
|
2017-09-18 16:13:09 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-10-04 14:49:09 +08:00
|
|
|
interrupt-controller;
|
2018-12-14 20:07:07 +08:00
|
|
|
#interrupt-cells = <2>;
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
timer: timer@1e782000 {
|
|
|
|
/* This timer is a Faraday FTTMR010 derivative */
|
|
|
|
compatible = "aspeed,ast2400-timer";
|
|
|
|
reg = <0x1e782000 0x90>;
|
|
|
|
interrupts = <16 17 18 35 36 37 38 39>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-10-04 14:49:09 +08:00
|
|
|
clock-names = "PCLK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:16 +08:00
|
|
|
uart1: serial@1e783000 {
|
|
|
|
compatible = "ns16550a";
|
2017-10-04 14:49:17 +08:00
|
|
|
reg = <0x1e783000 0x20>;
|
2017-10-04 14:49:16 +08:00
|
|
|
reg-shift = <2>;
|
|
|
|
interrupts = <9>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
|
2018-02-19 15:35:40 +08:00
|
|
|
resets = <&lpc_reset 4>;
|
2017-10-04 14:49:16 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:16 +08:00
|
|
|
uart5: serial@1e784000 {
|
|
|
|
compatible = "ns16550a";
|
2017-10-04 14:49:17 +08:00
|
|
|
reg = <0x1e784000 0x20>;
|
2017-10-04 14:49:16 +08:00
|
|
|
reg-shift = <2>;
|
|
|
|
interrupts = <10>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
|
2017-10-04 14:49:16 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 17:16:34 +08:00
|
|
|
wdt1: watchdog@1e785000 {
|
2017-10-04 14:49:09 +08:00
|
|
|
compatible = "aspeed,ast2500-wdt";
|
|
|
|
reg = <0x1e785000 0x20>;
|
2017-11-28 20:13:46 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 17:16:34 +08:00
|
|
|
wdt2: watchdog@1e785020 {
|
2017-10-04 14:49:09 +08:00
|
|
|
compatible = "aspeed,ast2500-wdt";
|
|
|
|
reg = <0x1e785020 0x20>;
|
2017-11-28 20:13:46 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 17:16:34 +08:00
|
|
|
wdt3: watchdog@1e785040 {
|
2017-10-04 14:49:09 +08:00
|
|
|
compatible = "aspeed,ast2500-wdt";
|
|
|
|
reg = <0x1e785040 0x20>;
|
2017-11-28 20:13:46 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-10-04 14:49:09 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-11-28 21:47:52 +08:00
|
|
|
pwm_tacho: pwm-tacho-controller@1e786000 {
|
|
|
|
compatible = "aspeed,ast2500-pwm-tacho";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0x1e786000 0x1000>;
|
2018-05-09 17:35:59 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_24M>;
|
2017-11-28 21:47:52 +08:00
|
|
|
resets = <&syscon ASPEED_RESET_PWM>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-11-07 15:30:24 +08:00
|
|
|
vuart: serial@1e787000 {
|
|
|
|
compatible = "aspeed,ast2500-vuart";
|
|
|
|
reg = <0x1e787000 0x40>;
|
|
|
|
reg-shift = <2>;
|
2017-11-28 20:09:25 +08:00
|
|
|
interrupts = <8>;
|
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
2017-11-07 15:30:24 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
lpc: lpc@1e789000 {
|
|
|
|
compatible = "aspeed,ast2500-lpc", "simple-mfd";
|
|
|
|
reg = <0x1e789000 0x1000>;
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2018-02-12 15:43:22 +08:00
|
|
|
ranges = <0x0 0x1e789000 0x1000>;
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
lpc_bmc: lpc-bmc@0 {
|
2018-12-18 04:04:03 +08:00
|
|
|
compatible = "aspeed,ast2500-lpc-bmc", "simple-mfd", "syscon";
|
2017-10-04 14:49:09 +08:00
|
|
|
reg = <0x0 0x80>;
|
2018-12-18 04:04:03 +08:00
|
|
|
reg-io-width = <4>;
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x0 0x0 0x80>;
|
|
|
|
|
|
|
|
kcs1: kcs1@0 {
|
|
|
|
compatible = "aspeed,ast2500-kcs-bmc";
|
|
|
|
interrupts = <8>;
|
|
|
|
kcs_chan = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
kcs2: kcs2@0 {
|
|
|
|
compatible = "aspeed,ast2500-kcs-bmc";
|
|
|
|
interrupts = <8>;
|
|
|
|
kcs_chan = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
kcs3: kcs3@0 {
|
|
|
|
compatible = "aspeed,ast2500-kcs-bmc";
|
|
|
|
interrupts = <8>;
|
|
|
|
kcs_chan = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
lpc_host: lpc-host@80 {
|
|
|
|
compatible = "aspeed,ast2500-lpc-host", "simple-mfd", "syscon";
|
|
|
|
reg = <0x80 0x1e0>;
|
2018-02-12 15:43:22 +08:00
|
|
|
reg-io-width = <4>;
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2018-02-12 15:43:22 +08:00
|
|
|
ranges = <0x0 0x80 0x1e0>;
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2018-12-18 04:04:03 +08:00
|
|
|
kcs4: kcs4@0 {
|
|
|
|
compatible = "aspeed,ast2500-kcs-bmc";
|
|
|
|
interrupts = <8>;
|
|
|
|
kcs_chan = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-11-07 15:30:24 +08:00
|
|
|
lpc_ctrl: lpc-ctrl@0 {
|
|
|
|
compatible = "aspeed,ast2500-lpc-ctrl";
|
|
|
|
reg = <0x0 0x80>;
|
2018-02-12 15:43:23 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
|
2017-11-07 15:30:24 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-12-11 10:49:20 +08:00
|
|
|
lpc_snoop: lpc-snoop@0 {
|
|
|
|
compatible = "aspeed,ast2500-lpc-snoop";
|
|
|
|
reg = <0x0 0x80>;
|
|
|
|
interrupts = <8>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2017-11-07 15:30:24 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
lhc: lhc@20 {
|
|
|
|
compatible = "aspeed,ast2500-lhc";
|
|
|
|
reg = <0x20 0x24 0x48 0x8>;
|
2016-12-06 11:53:47 +08:00
|
|
|
};
|
2018-02-12 15:43:20 +08:00
|
|
|
|
2018-02-19 15:35:40 +08:00
|
|
|
lpc_reset: reset-controller@18 {
|
|
|
|
compatible = "aspeed,ast2500-lpc-reset";
|
|
|
|
reg = <0x18 0x4>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2018-02-12 15:43:20 +08:00
|
|
|
ibt: ibt@c0 {
|
|
|
|
compatible = "aspeed,ast2500-ibt-bmc";
|
|
|
|
reg = <0xc0 0x18>;
|
|
|
|
interrupts = <8>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
uart2: serial@1e78d000 {
|
|
|
|
compatible = "ns16550a";
|
2017-10-04 14:49:17 +08:00
|
|
|
reg = <0x1e78d000 0x20>;
|
2017-10-04 14:49:09 +08:00
|
|
|
reg-shift = <2>;
|
|
|
|
interrupts = <32>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
|
2018-02-19 15:35:40 +08:00
|
|
|
resets = <&lpc_reset 5>;
|
2017-10-04 14:49:09 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
uart3: serial@1e78e000 {
|
|
|
|
compatible = "ns16550a";
|
2017-10-04 14:49:17 +08:00
|
|
|
reg = <0x1e78e000 0x20>;
|
2017-10-04 14:49:09 +08:00
|
|
|
reg-shift = <2>;
|
|
|
|
interrupts = <33>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
|
2018-02-19 15:35:40 +08:00
|
|
|
resets = <&lpc_reset 6>;
|
2017-10-04 14:49:09 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
uart4: serial@1e78f000 {
|
|
|
|
compatible = "ns16550a";
|
2017-10-04 14:49:17 +08:00
|
|
|
reg = <0x1e78f000 0x20>;
|
2017-10-04 14:49:09 +08:00
|
|
|
reg-shift = <2>;
|
|
|
|
interrupts = <34>;
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
|
2018-02-19 15:35:40 +08:00
|
|
|
resets = <&lpc_reset 7>;
|
2017-10-04 14:49:09 +08:00
|
|
|
no-loopback-test;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2018-09-14 02:12:27 +08:00
|
|
|
i2c: bus@1e78a000 {
|
2017-10-04 14:49:11 +08:00
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x1e78a000 0x1000>;
|
|
|
|
};
|
2017-10-04 14:49:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
&i2c {
|
|
|
|
i2c_ic: interrupt-controller@0 {
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-ic";
|
|
|
|
reg = <0x0 0x40>;
|
|
|
|
interrupts = <12>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c0: i2c-bus@40 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x40 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <0>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
status = "disabled";
|
|
|
|
/* Does not need pinctrl properties */
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c1: i2c-bus@80 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x80 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <1>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
status = "disabled";
|
|
|
|
/* Does not need pinctrl properties */
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c2: i2c-bus@c0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0xc0 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <2>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c3: i2c-bus@100 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x100 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <3>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c4_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c4: i2c-bus@140 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x140 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <4>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c5_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c5: i2c-bus@180 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x180 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <5>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c6_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c6: i2c-bus@1c0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x1c0 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <6>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c7_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c7: i2c-bus@300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x300 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <7>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c8_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c8: i2c-bus@340 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x340 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <8>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c9_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c9: i2c-bus@380 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x380 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <9>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c10_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c10: i2c-bus@3c0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x3c0 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <10>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c11_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c11: i2c-bus@400 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x400 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <11>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c12_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c12: i2c-bus@440 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x440 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <12>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c13_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:11 +08:00
|
|
|
i2c13: i2c-bus@480 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
reg = <0x480 0x40>;
|
|
|
|
compatible = "aspeed,ast2500-i2c-bus";
|
2017-11-28 20:09:25 +08:00
|
|
|
clocks = <&syscon ASPEED_CLK_APB>;
|
|
|
|
resets = <&syscon ASPEED_RESET_I2C>;
|
2017-10-04 14:49:11 +08:00
|
|
|
bus-frequency = <100000>;
|
|
|
|
interrupts = <13>;
|
|
|
|
interrupt-parent = <&i2c_ic>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c14_default>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
&pinctrl {
|
|
|
|
pinctrl_acpi_default: acpi_default {
|
|
|
|
function = "ACPI";
|
|
|
|
groups = "ACPI";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc0_default: adc0_default {
|
|
|
|
function = "ADC0";
|
|
|
|
groups = "ADC0";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc1_default: adc1_default {
|
|
|
|
function = "ADC1";
|
|
|
|
groups = "ADC1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc10_default: adc10_default {
|
|
|
|
function = "ADC10";
|
|
|
|
groups = "ADC10";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc11_default: adc11_default {
|
|
|
|
function = "ADC11";
|
|
|
|
groups = "ADC11";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc12_default: adc12_default {
|
|
|
|
function = "ADC12";
|
|
|
|
groups = "ADC12";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc13_default: adc13_default {
|
|
|
|
function = "ADC13";
|
|
|
|
groups = "ADC13";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc14_default: adc14_default {
|
|
|
|
function = "ADC14";
|
|
|
|
groups = "ADC14";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc15_default: adc15_default {
|
|
|
|
function = "ADC15";
|
|
|
|
groups = "ADC15";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc2_default: adc2_default {
|
|
|
|
function = "ADC2";
|
|
|
|
groups = "ADC2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc3_default: adc3_default {
|
|
|
|
function = "ADC3";
|
|
|
|
groups = "ADC3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc4_default: adc4_default {
|
|
|
|
function = "ADC4";
|
|
|
|
groups = "ADC4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc5_default: adc5_default {
|
|
|
|
function = "ADC5";
|
|
|
|
groups = "ADC5";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc6_default: adc6_default {
|
|
|
|
function = "ADC6";
|
|
|
|
groups = "ADC6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc7_default: adc7_default {
|
|
|
|
function = "ADC7";
|
|
|
|
groups = "ADC7";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc8_default: adc8_default {
|
|
|
|
function = "ADC8";
|
|
|
|
groups = "ADC8";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_adc9_default: adc9_default {
|
|
|
|
function = "ADC9";
|
|
|
|
groups = "ADC9";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_bmcint_default: bmcint_default {
|
|
|
|
function = "BMCINT";
|
|
|
|
groups = "BMCINT";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ddcclk_default: ddcclk_default {
|
|
|
|
function = "DDCCLK";
|
|
|
|
groups = "DDCCLK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ddcdat_default: ddcdat_default {
|
|
|
|
function = "DDCDAT";
|
|
|
|
groups = "DDCDAT";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_espi_default: espi_default {
|
|
|
|
function = "ESPI";
|
|
|
|
groups = "ESPI";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_fwspics1_default: fwspics1_default {
|
|
|
|
function = "FWSPICS1";
|
|
|
|
groups = "FWSPICS1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_fwspics2_default: fwspics2_default {
|
|
|
|
function = "FWSPICS2";
|
|
|
|
groups = "FWSPICS2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpid0_default: gpid0_default {
|
|
|
|
function = "GPID0";
|
|
|
|
groups = "GPID0";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpid2_default: gpid2_default {
|
|
|
|
function = "GPID2";
|
|
|
|
groups = "GPID2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpid4_default: gpid4_default {
|
|
|
|
function = "GPID4";
|
|
|
|
groups = "GPID4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpid6_default: gpid6_default {
|
|
|
|
function = "GPID6";
|
|
|
|
groups = "GPID6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpie0_default: gpie0_default {
|
|
|
|
function = "GPIE0";
|
|
|
|
groups = "GPIE0";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpie2_default: gpie2_default {
|
|
|
|
function = "GPIE2";
|
|
|
|
groups = "GPIE2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpie4_default: gpie4_default {
|
|
|
|
function = "GPIE4";
|
|
|
|
groups = "GPIE4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_gpie6_default: gpie6_default {
|
|
|
|
function = "GPIE6";
|
|
|
|
groups = "GPIE6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c10_default: i2c10_default {
|
|
|
|
function = "I2C10";
|
|
|
|
groups = "I2C10";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c11_default: i2c11_default {
|
|
|
|
function = "I2C11";
|
|
|
|
groups = "I2C11";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c12_default: i2c12_default {
|
|
|
|
function = "I2C12";
|
|
|
|
groups = "I2C12";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c13_default: i2c13_default {
|
|
|
|
function = "I2C13";
|
|
|
|
groups = "I2C13";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c14_default: i2c14_default {
|
|
|
|
function = "I2C14";
|
|
|
|
groups = "I2C14";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c3_default: i2c3_default {
|
|
|
|
function = "I2C3";
|
|
|
|
groups = "I2C3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c4_default: i2c4_default {
|
|
|
|
function = "I2C4";
|
|
|
|
groups = "I2C4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c5_default: i2c5_default {
|
|
|
|
function = "I2C5";
|
|
|
|
groups = "I2C5";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c6_default: i2c6_default {
|
|
|
|
function = "I2C6";
|
|
|
|
groups = "I2C6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c7_default: i2c7_default {
|
|
|
|
function = "I2C7";
|
|
|
|
groups = "I2C7";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c8_default: i2c8_default {
|
|
|
|
function = "I2C8";
|
|
|
|
groups = "I2C8";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_i2c9_default: i2c9_default {
|
|
|
|
function = "I2C9";
|
|
|
|
groups = "I2C9";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lad0_default: lad0_default {
|
|
|
|
function = "LAD0";
|
|
|
|
groups = "LAD0";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lad1_default: lad1_default {
|
|
|
|
function = "LAD1";
|
|
|
|
groups = "LAD1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lad2_default: lad2_default {
|
|
|
|
function = "LAD2";
|
|
|
|
groups = "LAD2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lad3_default: lad3_default {
|
|
|
|
function = "LAD3";
|
|
|
|
groups = "LAD3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lclk_default: lclk_default {
|
|
|
|
function = "LCLK";
|
|
|
|
groups = "LCLK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lframe_default: lframe_default {
|
|
|
|
function = "LFRAME";
|
|
|
|
groups = "LFRAME";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpchc_default: lpchc_default {
|
|
|
|
function = "LPCHC";
|
|
|
|
groups = "LPCHC";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpcpd_default: lpcpd_default {
|
|
|
|
function = "LPCPD";
|
|
|
|
groups = "LPCPD";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpcplus_default: lpcplus_default {
|
|
|
|
function = "LPCPLUS";
|
|
|
|
groups = "LPCPLUS";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpcpme_default: lpcpme_default {
|
|
|
|
function = "LPCPME";
|
|
|
|
groups = "LPCPME";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpcrst_default: lpcrst_default {
|
|
|
|
function = "LPCRST";
|
|
|
|
groups = "LPCRST";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lpcsmi_default: lpcsmi_default {
|
|
|
|
function = "LPCSMI";
|
|
|
|
groups = "LPCSMI";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_lsirq_default: lsirq_default {
|
|
|
|
function = "LSIRQ";
|
|
|
|
groups = "LSIRQ";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_mac1link_default: mac1link_default {
|
|
|
|
function = "MAC1LINK";
|
|
|
|
groups = "MAC1LINK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_mac2link_default: mac2link_default {
|
|
|
|
function = "MAC2LINK";
|
|
|
|
groups = "MAC2LINK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_mdio1_default: mdio1_default {
|
|
|
|
function = "MDIO1";
|
|
|
|
groups = "MDIO1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_mdio2_default: mdio2_default {
|
|
|
|
function = "MDIO2";
|
|
|
|
groups = "MDIO2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ncts1_default: ncts1_default {
|
|
|
|
function = "NCTS1";
|
|
|
|
groups = "NCTS1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ncts2_default: ncts2_default {
|
|
|
|
function = "NCTS2";
|
|
|
|
groups = "NCTS2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ncts3_default: ncts3_default {
|
|
|
|
function = "NCTS3";
|
|
|
|
groups = "NCTS3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ncts4_default: ncts4_default {
|
|
|
|
function = "NCTS4";
|
|
|
|
groups = "NCTS4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndcd1_default: ndcd1_default {
|
|
|
|
function = "NDCD1";
|
|
|
|
groups = "NDCD1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndcd2_default: ndcd2_default {
|
|
|
|
function = "NDCD2";
|
|
|
|
groups = "NDCD2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndcd3_default: ndcd3_default {
|
|
|
|
function = "NDCD3";
|
|
|
|
groups = "NDCD3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndcd4_default: ndcd4_default {
|
|
|
|
function = "NDCD4";
|
|
|
|
groups = "NDCD4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndsr1_default: ndsr1_default {
|
|
|
|
function = "NDSR1";
|
|
|
|
groups = "NDSR1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndsr2_default: ndsr2_default {
|
|
|
|
function = "NDSR2";
|
|
|
|
groups = "NDSR2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndsr3_default: ndsr3_default {
|
|
|
|
function = "NDSR3";
|
|
|
|
groups = "NDSR3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndsr4_default: ndsr4_default {
|
|
|
|
function = "NDSR4";
|
|
|
|
groups = "NDSR4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndtr1_default: ndtr1_default {
|
|
|
|
function = "NDTR1";
|
|
|
|
groups = "NDTR1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndtr2_default: ndtr2_default {
|
|
|
|
function = "NDTR2";
|
|
|
|
groups = "NDTR2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndtr3_default: ndtr3_default {
|
|
|
|
function = "NDTR3";
|
|
|
|
groups = "NDTR3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_ndtr4_default: ndtr4_default {
|
|
|
|
function = "NDTR4";
|
|
|
|
groups = "NDTR4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nri1_default: nri1_default {
|
|
|
|
function = "NRI1";
|
|
|
|
groups = "NRI1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nri2_default: nri2_default {
|
|
|
|
function = "NRI2";
|
|
|
|
groups = "NRI2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nri3_default: nri3_default {
|
|
|
|
function = "NRI3";
|
|
|
|
groups = "NRI3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nri4_default: nri4_default {
|
|
|
|
function = "NRI4";
|
|
|
|
groups = "NRI4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nrts1_default: nrts1_default {
|
|
|
|
function = "NRTS1";
|
|
|
|
groups = "NRTS1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nrts2_default: nrts2_default {
|
|
|
|
function = "NRTS2";
|
|
|
|
groups = "NRTS2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nrts3_default: nrts3_default {
|
|
|
|
function = "NRTS3";
|
|
|
|
groups = "NRTS3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_nrts4_default: nrts4_default {
|
|
|
|
function = "NRTS4";
|
|
|
|
groups = "NRTS4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_oscclk_default: oscclk_default {
|
|
|
|
function = "OSCCLK";
|
|
|
|
groups = "OSCCLK";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pewake_default: pewake_default {
|
|
|
|
function = "PEWAKE";
|
|
|
|
groups = "PEWAKE";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pnor_default: pnor_default {
|
|
|
|
function = "PNOR";
|
|
|
|
groups = "PNOR";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm0_default: pwm0_default {
|
|
|
|
function = "PWM0";
|
|
|
|
groups = "PWM0";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm1_default: pwm1_default {
|
|
|
|
function = "PWM1";
|
|
|
|
groups = "PWM1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm2_default: pwm2_default {
|
|
|
|
function = "PWM2";
|
|
|
|
groups = "PWM2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm3_default: pwm3_default {
|
|
|
|
function = "PWM3";
|
|
|
|
groups = "PWM3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm4_default: pwm4_default {
|
|
|
|
function = "PWM4";
|
|
|
|
groups = "PWM4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm5_default: pwm5_default {
|
|
|
|
function = "PWM5";
|
|
|
|
groups = "PWM5";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm6_default: pwm6_default {
|
|
|
|
function = "PWM6";
|
|
|
|
groups = "PWM6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_pwm7_default: pwm7_default {
|
|
|
|
function = "PWM7";
|
|
|
|
groups = "PWM7";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rgmii1_default: rgmii1_default {
|
|
|
|
function = "RGMII1";
|
|
|
|
groups = "RGMII1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rgmii2_default: rgmii2_default {
|
|
|
|
function = "RGMII2";
|
|
|
|
groups = "RGMII2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rmii1_default: rmii1_default {
|
|
|
|
function = "RMII1";
|
|
|
|
groups = "RMII1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rmii2_default: rmii2_default {
|
|
|
|
function = "RMII2";
|
|
|
|
groups = "RMII2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rxd1_default: rxd1_default {
|
|
|
|
function = "RXD1";
|
|
|
|
groups = "RXD1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rxd2_default: rxd2_default {
|
|
|
|
function = "RXD2";
|
|
|
|
groups = "RXD2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rxd3_default: rxd3_default {
|
|
|
|
function = "RXD3";
|
|
|
|
groups = "RXD3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_rxd4_default: rxd4_default {
|
|
|
|
function = "RXD4";
|
|
|
|
groups = "RXD4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt1_default: salt1_default {
|
|
|
|
function = "SALT1";
|
|
|
|
groups = "SALT1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt10_default: salt10_default {
|
|
|
|
function = "SALT10";
|
|
|
|
groups = "SALT10";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt11_default: salt11_default {
|
|
|
|
function = "SALT11";
|
|
|
|
groups = "SALT11";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt12_default: salt12_default {
|
|
|
|
function = "SALT12";
|
|
|
|
groups = "SALT12";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt13_default: salt13_default {
|
|
|
|
function = "SALT13";
|
|
|
|
groups = "SALT13";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt14_default: salt14_default {
|
|
|
|
function = "SALT14";
|
|
|
|
groups = "SALT14";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt2_default: salt2_default {
|
|
|
|
function = "SALT2";
|
|
|
|
groups = "SALT2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt3_default: salt3_default {
|
|
|
|
function = "SALT3";
|
|
|
|
groups = "SALT3";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt4_default: salt4_default {
|
|
|
|
function = "SALT4";
|
|
|
|
groups = "SALT4";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt5_default: salt5_default {
|
|
|
|
function = "SALT5";
|
|
|
|
groups = "SALT5";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt6_default: salt6_default {
|
|
|
|
function = "SALT6";
|
|
|
|
groups = "SALT6";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt7_default: salt7_default {
|
|
|
|
function = "SALT7";
|
|
|
|
groups = "SALT7";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt8_default: salt8_default {
|
|
|
|
function = "SALT8";
|
|
|
|
groups = "SALT8";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_salt9_default: salt9_default {
|
|
|
|
function = "SALT9";
|
|
|
|
groups = "SALT9";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_scl1_default: scl1_default {
|
|
|
|
function = "SCL1";
|
|
|
|
groups = "SCL1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_scl2_default: scl2_default {
|
|
|
|
function = "SCL2";
|
|
|
|
groups = "SCL2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sd1_default: sd1_default {
|
|
|
|
function = "SD1";
|
|
|
|
groups = "SD1";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sd2_default: sd2_default {
|
|
|
|
function = "SD2";
|
|
|
|
groups = "SD2";
|
|
|
|
};
|
2016-12-06 11:53:47 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sda1_default: sda1_default {
|
|
|
|
function = "SDA1";
|
|
|
|
groups = "SDA1";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sda2_default: sda2_default {
|
|
|
|
function = "SDA2";
|
|
|
|
groups = "SDA2";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sgps1_default: sgps1_default {
|
|
|
|
function = "SGPS1";
|
|
|
|
groups = "SGPS1";
|
|
|
|
};
|
2016-12-06 11:53:45 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sgps2_default: sgps2_default {
|
|
|
|
function = "SGPS2";
|
|
|
|
groups = "SGPS2";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sioonctrl_default: sioonctrl_default {
|
|
|
|
function = "SIOONCTRL";
|
|
|
|
groups = "SIOONCTRL";
|
|
|
|
};
|
2016-12-06 11:53:48 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_siopbi_default: siopbi_default {
|
|
|
|
function = "SIOPBI";
|
|
|
|
groups = "SIOPBI";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_siopbo_default: siopbo_default {
|
|
|
|
function = "SIOPBO";
|
|
|
|
groups = "SIOPBO";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_siopwreq_default: siopwreq_default {
|
|
|
|
function = "SIOPWREQ";
|
|
|
|
groups = "SIOPWREQ";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_siopwrgd_default: siopwrgd_default {
|
|
|
|
function = "SIOPWRGD";
|
|
|
|
groups = "SIOPWRGD";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sios3_default: sios3_default {
|
|
|
|
function = "SIOS3";
|
|
|
|
groups = "SIOS3";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_sios5_default: sios5_default {
|
|
|
|
function = "SIOS5";
|
|
|
|
groups = "SIOS5";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_siosci_default: siosci_default {
|
|
|
|
function = "SIOSCI";
|
|
|
|
groups = "SIOSCI";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi1_default: spi1_default {
|
|
|
|
function = "SPI1";
|
|
|
|
groups = "SPI1";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi1cs1_default: spi1cs1_default {
|
|
|
|
function = "SPI1CS1";
|
|
|
|
groups = "SPI1CS1";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi1debug_default: spi1debug_default {
|
|
|
|
function = "SPI1DEBUG";
|
|
|
|
groups = "SPI1DEBUG";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi1passthru_default: spi1passthru_default {
|
|
|
|
function = "SPI1PASSTHRU";
|
|
|
|
groups = "SPI1PASSTHRU";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi2ck_default: spi2ck_default {
|
|
|
|
function = "SPI2CK";
|
|
|
|
groups = "SPI2CK";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi2cs0_default: spi2cs0_default {
|
|
|
|
function = "SPI2CS0";
|
|
|
|
groups = "SPI2CS0";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi2cs1_default: spi2cs1_default {
|
|
|
|
function = "SPI2CS1";
|
|
|
|
groups = "SPI2CS1";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi2miso_default: spi2miso_default {
|
|
|
|
function = "SPI2MISO";
|
|
|
|
groups = "SPI2MISO";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_spi2mosi_default: spi2mosi_default {
|
|
|
|
function = "SPI2MOSI";
|
|
|
|
groups = "SPI2MOSI";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer3_default: timer3_default {
|
|
|
|
function = "TIMER3";
|
|
|
|
groups = "TIMER3";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer4_default: timer4_default {
|
|
|
|
function = "TIMER4";
|
|
|
|
groups = "TIMER4";
|
|
|
|
};
|
2017-03-30 09:08:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer5_default: timer5_default {
|
|
|
|
function = "TIMER5";
|
|
|
|
groups = "TIMER5";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer6_default: timer6_default {
|
|
|
|
function = "TIMER6";
|
|
|
|
groups = "TIMER6";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer7_default: timer7_default {
|
|
|
|
function = "TIMER7";
|
|
|
|
groups = "TIMER7";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_timer8_default: timer8_default {
|
|
|
|
function = "TIMER8";
|
|
|
|
groups = "TIMER8";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_txd1_default: txd1_default {
|
|
|
|
function = "TXD1";
|
|
|
|
groups = "TXD1";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_txd2_default: txd2_default {
|
|
|
|
function = "TXD2";
|
|
|
|
groups = "TXD2";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_txd3_default: txd3_default {
|
|
|
|
function = "TXD3";
|
|
|
|
groups = "TXD3";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_txd4_default: txd4_default {
|
|
|
|
function = "TXD4";
|
|
|
|
groups = "TXD4";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_uart6_default: uart6_default {
|
|
|
|
function = "UART6";
|
|
|
|
groups = "UART6";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_usbcki_default: usbcki_default {
|
|
|
|
function = "USBCKI";
|
|
|
|
groups = "USBCKI";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2018-04-13 12:40:38 +08:00
|
|
|
pinctrl_usb2ah_default: usb2ah_default {
|
|
|
|
function = "USB2AH";
|
|
|
|
groups = "USB2AH";
|
|
|
|
};
|
|
|
|
|
2018-06-29 11:51:03 +08:00
|
|
|
pinctrl_usb2ad_default: usb2ad_default {
|
|
|
|
function = "USB2AD";
|
|
|
|
groups = "USB2AD";
|
|
|
|
};
|
|
|
|
|
2018-04-13 12:40:38 +08:00
|
|
|
pinctrl_usb11bhid_default: usb11bhid_default {
|
|
|
|
function = "USB11BHID";
|
|
|
|
groups = "USB11BHID";
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usb2bh_default: usb2bh_default {
|
|
|
|
function = "USB2BH";
|
|
|
|
groups = "USB2BH";
|
|
|
|
};
|
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_vgabiosrom_default: vgabiosrom_default {
|
|
|
|
function = "VGABIOSROM";
|
|
|
|
groups = "VGABIOSROM";
|
|
|
|
};
|
2016-12-06 11:53:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_vgahs_default: vgahs_default {
|
|
|
|
function = "VGAHS";
|
|
|
|
groups = "VGAHS";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_vgavs_default: vgavs_default {
|
|
|
|
function = "VGAVS";
|
|
|
|
groups = "VGAVS";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_vpi24_default: vpi24_default {
|
|
|
|
function = "VPI24";
|
|
|
|
groups = "VPI24";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_vpo_default: vpo_default {
|
|
|
|
function = "VPO";
|
|
|
|
groups = "VPO";
|
|
|
|
};
|
2016-04-17 14:20:56 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_wdtrst1_default: wdtrst1_default {
|
|
|
|
function = "WDTRST1";
|
|
|
|
groups = "WDTRST1";
|
|
|
|
};
|
2017-03-30 09:08:46 +08:00
|
|
|
|
2017-10-04 14:49:09 +08:00
|
|
|
pinctrl_wdtrst2_default: wdtrst2_default {
|
|
|
|
function = "WDTRST2";
|
|
|
|
groups = "WDTRST2";
|
2016-04-17 14:20:56 +08:00
|
|
|
};
|
|
|
|
};
|