2012-03-21 05:18:00 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2011 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Alex Deucher
|
|
|
|
*/
|
|
|
|
#include "drmP.h"
|
|
|
|
#include "radeon.h"
|
|
|
|
#include "radeon_asic.h"
|
|
|
|
#include "radeon_drm.h"
|
|
|
|
#include "sid.h"
|
|
|
|
#include "atom.h"
|
|
|
|
|
2012-03-21 05:18:11 +08:00
|
|
|
extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
|
2012-03-21 05:18:12 +08:00
|
|
|
extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
|
|
|
|
extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
|
2012-03-21 05:18:11 +08:00
|
|
|
|
2012-03-21 05:18:10 +08:00
|
|
|
/* get temperature in millidegrees */
|
|
|
|
int si_get_temp(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
int actual_temp = 0;
|
|
|
|
|
|
|
|
temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
|
|
|
|
CTF_TEMP_SHIFT;
|
|
|
|
|
|
|
|
if (temp & 0x200)
|
|
|
|
actual_temp = 255;
|
|
|
|
else
|
|
|
|
actual_temp = temp & 0x1ff;
|
|
|
|
|
|
|
|
actual_temp = (actual_temp * 1000);
|
|
|
|
|
|
|
|
return actual_temp;
|
|
|
|
}
|
|
|
|
|
2012-03-21 05:18:00 +08:00
|
|
|
/* watermark setup */
|
|
|
|
static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
|
|
|
|
struct radeon_crtc *radeon_crtc,
|
|
|
|
struct drm_display_mode *mode,
|
|
|
|
struct drm_display_mode *other_mode)
|
|
|
|
{
|
|
|
|
u32 tmp;
|
|
|
|
/*
|
|
|
|
* Line Buffer Setup
|
|
|
|
* There are 3 line buffers, each one shared by 2 display controllers.
|
|
|
|
* DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
|
|
|
|
* the display controllers. The paritioning is done via one of four
|
|
|
|
* preset allocations specified in bits 21:20:
|
|
|
|
* 0 - half lb
|
|
|
|
* 2 - whole lb, other crtc must be disabled
|
|
|
|
*/
|
|
|
|
/* this can get tricky if we have two large displays on a paired group
|
|
|
|
* of crtcs. Ideally for multiple large displays we'd assign them to
|
|
|
|
* non-linked crtcs for maximum line buffer allocation.
|
|
|
|
*/
|
|
|
|
if (radeon_crtc->base.enabled && mode) {
|
|
|
|
if (other_mode)
|
|
|
|
tmp = 0; /* 1/2 */
|
|
|
|
else
|
|
|
|
tmp = 2; /* whole */
|
|
|
|
} else
|
|
|
|
tmp = 0;
|
|
|
|
|
|
|
|
WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
|
|
|
|
DC_LB_MEMORY_CONFIG(tmp));
|
|
|
|
|
|
|
|
if (radeon_crtc->base.enabled && mode) {
|
|
|
|
switch (tmp) {
|
|
|
|
case 0:
|
|
|
|
default:
|
|
|
|
return 4096 * 2;
|
|
|
|
case 2:
|
|
|
|
return 8192 * 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* controller not enabled, so no lb used */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_get_number_of_dram_channels(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
u32 tmp = RREG32(MC_SHARED_CHMAP);
|
|
|
|
|
|
|
|
switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
|
|
|
|
case 0:
|
|
|
|
default:
|
|
|
|
return 1;
|
|
|
|
case 1:
|
|
|
|
return 2;
|
|
|
|
case 2:
|
|
|
|
return 4;
|
|
|
|
case 3:
|
|
|
|
return 8;
|
|
|
|
case 4:
|
|
|
|
return 3;
|
|
|
|
case 5:
|
|
|
|
return 6;
|
|
|
|
case 6:
|
|
|
|
return 10;
|
|
|
|
case 7:
|
|
|
|
return 12;
|
|
|
|
case 8:
|
|
|
|
return 16;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
struct dce6_wm_params {
|
|
|
|
u32 dram_channels; /* number of dram channels */
|
|
|
|
u32 yclk; /* bandwidth per dram data pin in kHz */
|
|
|
|
u32 sclk; /* engine clock in kHz */
|
|
|
|
u32 disp_clk; /* display clock in kHz */
|
|
|
|
u32 src_width; /* viewport width */
|
|
|
|
u32 active_time; /* active display time in ns */
|
|
|
|
u32 blank_time; /* blank time in ns */
|
|
|
|
bool interlaced; /* mode is interlaced */
|
|
|
|
fixed20_12 vsc; /* vertical scale ratio */
|
|
|
|
u32 num_heads; /* number of active crtcs */
|
|
|
|
u32 bytes_per_pixel; /* bytes per pixel display + overlay */
|
|
|
|
u32 lb_size; /* line buffer allocated to pipe */
|
|
|
|
u32 vtaps; /* vertical scaler taps */
|
|
|
|
};
|
|
|
|
|
|
|
|
static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate raw DRAM Bandwidth */
|
|
|
|
fixed20_12 dram_efficiency; /* 0.7 */
|
|
|
|
fixed20_12 yclk, dram_channels, bandwidth;
|
|
|
|
fixed20_12 a;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
yclk.full = dfixed_const(wm->yclk);
|
|
|
|
yclk.full = dfixed_div(yclk, a);
|
|
|
|
dram_channels.full = dfixed_const(wm->dram_channels * 4);
|
|
|
|
a.full = dfixed_const(10);
|
|
|
|
dram_efficiency.full = dfixed_const(7);
|
|
|
|
dram_efficiency.full = dfixed_div(dram_efficiency, a);
|
|
|
|
bandwidth.full = dfixed_mul(dram_channels, yclk);
|
|
|
|
bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
|
|
|
|
|
|
|
|
return dfixed_trunc(bandwidth);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate DRAM Bandwidth and the part allocated to display. */
|
|
|
|
fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
|
|
|
|
fixed20_12 yclk, dram_channels, bandwidth;
|
|
|
|
fixed20_12 a;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
yclk.full = dfixed_const(wm->yclk);
|
|
|
|
yclk.full = dfixed_div(yclk, a);
|
|
|
|
dram_channels.full = dfixed_const(wm->dram_channels * 4);
|
|
|
|
a.full = dfixed_const(10);
|
|
|
|
disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
|
|
|
|
disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
|
|
|
|
bandwidth.full = dfixed_mul(dram_channels, yclk);
|
|
|
|
bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
|
|
|
|
|
|
|
|
return dfixed_trunc(bandwidth);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate the display Data return Bandwidth */
|
|
|
|
fixed20_12 return_efficiency; /* 0.8 */
|
|
|
|
fixed20_12 sclk, bandwidth;
|
|
|
|
fixed20_12 a;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
sclk.full = dfixed_const(wm->sclk);
|
|
|
|
sclk.full = dfixed_div(sclk, a);
|
|
|
|
a.full = dfixed_const(10);
|
|
|
|
return_efficiency.full = dfixed_const(8);
|
|
|
|
return_efficiency.full = dfixed_div(return_efficiency, a);
|
|
|
|
a.full = dfixed_const(32);
|
|
|
|
bandwidth.full = dfixed_mul(a, sclk);
|
|
|
|
bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
|
|
|
|
|
|
|
|
return dfixed_trunc(bandwidth);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
return 32;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate the DMIF Request Bandwidth */
|
|
|
|
fixed20_12 disp_clk_request_efficiency; /* 0.8 */
|
|
|
|
fixed20_12 disp_clk, sclk, bandwidth;
|
|
|
|
fixed20_12 a, b1, b2;
|
|
|
|
u32 min_bandwidth;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
disp_clk.full = dfixed_const(wm->disp_clk);
|
|
|
|
disp_clk.full = dfixed_div(disp_clk, a);
|
|
|
|
a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
|
|
|
|
b1.full = dfixed_mul(a, disp_clk);
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
sclk.full = dfixed_const(wm->sclk);
|
|
|
|
sclk.full = dfixed_div(sclk, a);
|
|
|
|
a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
|
|
|
|
b2.full = dfixed_mul(a, sclk);
|
|
|
|
|
|
|
|
a.full = dfixed_const(10);
|
|
|
|
disp_clk_request_efficiency.full = dfixed_const(8);
|
|
|
|
disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
|
|
|
|
|
|
|
|
min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
|
|
|
|
|
|
|
|
a.full = dfixed_const(min_bandwidth);
|
|
|
|
bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
|
|
|
|
|
|
|
|
return dfixed_trunc(bandwidth);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
|
|
|
|
u32 dram_bandwidth = dce6_dram_bandwidth(wm);
|
|
|
|
u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
|
|
|
|
u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
|
|
|
|
|
|
|
|
return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* Calculate the display mode Average Bandwidth
|
|
|
|
* DisplayMode should contain the source and destination dimensions,
|
|
|
|
* timing, etc.
|
|
|
|
*/
|
|
|
|
fixed20_12 bpp;
|
|
|
|
fixed20_12 line_time;
|
|
|
|
fixed20_12 src_width;
|
|
|
|
fixed20_12 bandwidth;
|
|
|
|
fixed20_12 a;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
line_time.full = dfixed_const(wm->active_time + wm->blank_time);
|
|
|
|
line_time.full = dfixed_div(line_time, a);
|
|
|
|
bpp.full = dfixed_const(wm->bytes_per_pixel);
|
|
|
|
src_width.full = dfixed_const(wm->src_width);
|
|
|
|
bandwidth.full = dfixed_mul(src_width, bpp);
|
|
|
|
bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
|
|
|
|
bandwidth.full = dfixed_div(bandwidth, line_time);
|
|
|
|
|
|
|
|
return dfixed_trunc(bandwidth);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
/* First calcualte the latency in ns */
|
|
|
|
u32 mc_latency = 2000; /* 2000 ns. */
|
|
|
|
u32 available_bandwidth = dce6_available_bandwidth(wm);
|
|
|
|
u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
|
|
|
|
u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
|
|
|
|
u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
|
|
|
|
u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
|
|
|
|
(wm->num_heads * cursor_line_pair_return_time);
|
|
|
|
u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
|
|
|
|
u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
|
|
|
|
u32 tmp, dmif_size = 12288;
|
|
|
|
fixed20_12 a, b, c;
|
|
|
|
|
|
|
|
if (wm->num_heads == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
a.full = dfixed_const(2);
|
|
|
|
b.full = dfixed_const(1);
|
|
|
|
if ((wm->vsc.full > a.full) ||
|
|
|
|
((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
|
|
|
|
(wm->vtaps >= 5) ||
|
|
|
|
((wm->vsc.full >= a.full) && wm->interlaced))
|
|
|
|
max_src_lines_per_dst_line = 4;
|
|
|
|
else
|
|
|
|
max_src_lines_per_dst_line = 2;
|
|
|
|
|
|
|
|
a.full = dfixed_const(available_bandwidth);
|
|
|
|
b.full = dfixed_const(wm->num_heads);
|
|
|
|
a.full = dfixed_div(a, b);
|
|
|
|
|
|
|
|
b.full = dfixed_const(mc_latency + 512);
|
|
|
|
c.full = dfixed_const(wm->disp_clk);
|
|
|
|
b.full = dfixed_div(b, c);
|
|
|
|
|
|
|
|
c.full = dfixed_const(dmif_size);
|
|
|
|
b.full = dfixed_div(c, b);
|
|
|
|
|
|
|
|
tmp = min(dfixed_trunc(a), dfixed_trunc(b));
|
|
|
|
|
|
|
|
b.full = dfixed_const(1000);
|
|
|
|
c.full = dfixed_const(wm->disp_clk);
|
|
|
|
b.full = dfixed_div(c, b);
|
|
|
|
c.full = dfixed_const(wm->bytes_per_pixel);
|
|
|
|
b.full = dfixed_mul(b, c);
|
|
|
|
|
|
|
|
lb_fill_bw = min(tmp, dfixed_trunc(b));
|
|
|
|
|
|
|
|
a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
|
|
|
|
b.full = dfixed_const(1000);
|
|
|
|
c.full = dfixed_const(lb_fill_bw);
|
|
|
|
b.full = dfixed_div(c, b);
|
|
|
|
a.full = dfixed_div(a, b);
|
|
|
|
line_fill_time = dfixed_trunc(a);
|
|
|
|
|
|
|
|
if (line_fill_time < wm->active_time)
|
|
|
|
return latency;
|
|
|
|
else
|
|
|
|
return latency + (line_fill_time - wm->active_time);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
if (dce6_average_bandwidth(wm) <=
|
|
|
|
(dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
|
|
|
|
return true;
|
|
|
|
else
|
|
|
|
return false;
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
if (dce6_average_bandwidth(wm) <=
|
|
|
|
(dce6_available_bandwidth(wm) / wm->num_heads))
|
|
|
|
return true;
|
|
|
|
else
|
|
|
|
return false;
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
|
|
|
|
{
|
|
|
|
u32 lb_partitions = wm->lb_size / wm->src_width;
|
|
|
|
u32 line_time = wm->active_time + wm->blank_time;
|
|
|
|
u32 latency_tolerant_lines;
|
|
|
|
u32 latency_hiding;
|
|
|
|
fixed20_12 a;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1);
|
|
|
|
if (wm->vsc.full > a.full)
|
|
|
|
latency_tolerant_lines = 1;
|
|
|
|
else {
|
|
|
|
if (lb_partitions <= (wm->vtaps + 1))
|
|
|
|
latency_tolerant_lines = 1;
|
|
|
|
else
|
|
|
|
latency_tolerant_lines = 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
|
|
|
|
|
|
|
|
if (dce6_latency_watermark(wm) <= latency_hiding)
|
|
|
|
return true;
|
|
|
|
else
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dce6_program_watermarks(struct radeon_device *rdev,
|
|
|
|
struct radeon_crtc *radeon_crtc,
|
|
|
|
u32 lb_size, u32 num_heads)
|
|
|
|
{
|
|
|
|
struct drm_display_mode *mode = &radeon_crtc->base.mode;
|
|
|
|
struct dce6_wm_params wm;
|
|
|
|
u32 pixel_period;
|
|
|
|
u32 line_time = 0;
|
|
|
|
u32 latency_watermark_a = 0, latency_watermark_b = 0;
|
|
|
|
u32 priority_a_mark = 0, priority_b_mark = 0;
|
|
|
|
u32 priority_a_cnt = PRIORITY_OFF;
|
|
|
|
u32 priority_b_cnt = PRIORITY_OFF;
|
|
|
|
u32 tmp, arb_control3;
|
|
|
|
fixed20_12 a, b, c;
|
|
|
|
|
|
|
|
if (radeon_crtc->base.enabled && num_heads && mode) {
|
|
|
|
pixel_period = 1000000 / (u32)mode->clock;
|
|
|
|
line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
|
|
|
|
priority_a_cnt = 0;
|
|
|
|
priority_b_cnt = 0;
|
|
|
|
|
|
|
|
wm.yclk = rdev->pm.current_mclk * 10;
|
|
|
|
wm.sclk = rdev->pm.current_sclk * 10;
|
|
|
|
wm.disp_clk = mode->clock;
|
|
|
|
wm.src_width = mode->crtc_hdisplay;
|
|
|
|
wm.active_time = mode->crtc_hdisplay * pixel_period;
|
|
|
|
wm.blank_time = line_time - wm.active_time;
|
|
|
|
wm.interlaced = false;
|
|
|
|
if (mode->flags & DRM_MODE_FLAG_INTERLACE)
|
|
|
|
wm.interlaced = true;
|
|
|
|
wm.vsc = radeon_crtc->vsc;
|
|
|
|
wm.vtaps = 1;
|
|
|
|
if (radeon_crtc->rmx_type != RMX_OFF)
|
|
|
|
wm.vtaps = 2;
|
|
|
|
wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
|
|
|
|
wm.lb_size = lb_size;
|
|
|
|
wm.dram_channels = dce6_get_number_of_dram_channels(rdev);
|
|
|
|
wm.num_heads = num_heads;
|
|
|
|
|
|
|
|
/* set for high clocks */
|
|
|
|
latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
|
|
|
|
/* set for low clocks */
|
|
|
|
/* wm.yclk = low clk; wm.sclk = low clk */
|
|
|
|
latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
|
|
|
|
|
|
|
|
/* possibly force display priority to high */
|
|
|
|
/* should really do this at mode validation time... */
|
|
|
|
if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
|
|
|
|
!dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
|
|
|
|
!dce6_check_latency_hiding(&wm) ||
|
|
|
|
(rdev->disp_priority == 2)) {
|
|
|
|
DRM_DEBUG_KMS("force priority to high\n");
|
|
|
|
priority_a_cnt |= PRIORITY_ALWAYS_ON;
|
|
|
|
priority_b_cnt |= PRIORITY_ALWAYS_ON;
|
|
|
|
}
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
b.full = dfixed_const(mode->clock);
|
|
|
|
b.full = dfixed_div(b, a);
|
|
|
|
c.full = dfixed_const(latency_watermark_a);
|
|
|
|
c.full = dfixed_mul(c, b);
|
|
|
|
c.full = dfixed_mul(c, radeon_crtc->hsc);
|
|
|
|
c.full = dfixed_div(c, a);
|
|
|
|
a.full = dfixed_const(16);
|
|
|
|
c.full = dfixed_div(c, a);
|
|
|
|
priority_a_mark = dfixed_trunc(c);
|
|
|
|
priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
|
|
|
|
|
|
|
|
a.full = dfixed_const(1000);
|
|
|
|
b.full = dfixed_const(mode->clock);
|
|
|
|
b.full = dfixed_div(b, a);
|
|
|
|
c.full = dfixed_const(latency_watermark_b);
|
|
|
|
c.full = dfixed_mul(c, b);
|
|
|
|
c.full = dfixed_mul(c, radeon_crtc->hsc);
|
|
|
|
c.full = dfixed_div(c, a);
|
|
|
|
a.full = dfixed_const(16);
|
|
|
|
c.full = dfixed_div(c, a);
|
|
|
|
priority_b_mark = dfixed_trunc(c);
|
|
|
|
priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* select wm A */
|
|
|
|
arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
|
|
|
|
tmp = arb_control3;
|
|
|
|
tmp &= ~LATENCY_WATERMARK_MASK(3);
|
|
|
|
tmp |= LATENCY_WATERMARK_MASK(1);
|
|
|
|
WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
|
|
|
|
WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
|
|
|
|
(LATENCY_LOW_WATERMARK(latency_watermark_a) |
|
|
|
|
LATENCY_HIGH_WATERMARK(line_time)));
|
|
|
|
/* select wm B */
|
|
|
|
tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
|
|
|
|
tmp &= ~LATENCY_WATERMARK_MASK(3);
|
|
|
|
tmp |= LATENCY_WATERMARK_MASK(2);
|
|
|
|
WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
|
|
|
|
WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
|
|
|
|
(LATENCY_LOW_WATERMARK(latency_watermark_b) |
|
|
|
|
LATENCY_HIGH_WATERMARK(line_time)));
|
|
|
|
/* restore original selection */
|
|
|
|
WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
|
|
|
|
|
|
|
|
/* write the priority marks */
|
|
|
|
WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
|
|
|
|
WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
void dce6_bandwidth_update(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
struct drm_display_mode *mode0 = NULL;
|
|
|
|
struct drm_display_mode *mode1 = NULL;
|
|
|
|
u32 num_heads = 0, lb_size;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
radeon_update_display_priority(rdev);
|
|
|
|
|
|
|
|
for (i = 0; i < rdev->num_crtc; i++) {
|
|
|
|
if (rdev->mode_info.crtcs[i]->base.enabled)
|
|
|
|
num_heads++;
|
|
|
|
}
|
|
|
|
for (i = 0; i < rdev->num_crtc; i += 2) {
|
|
|
|
mode0 = &rdev->mode_info.crtcs[i]->base.mode;
|
|
|
|
mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
|
|
|
|
lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
|
|
|
|
dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
|
|
|
|
lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
|
|
|
|
dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-21 05:18:11 +08:00
|
|
|
/*
|
|
|
|
* Core functions
|
|
|
|
*/
|
|
|
|
static u32 si_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
|
|
|
|
u32 num_tile_pipes,
|
|
|
|
u32 num_backends_per_asic,
|
|
|
|
u32 *backend_disable_mask_per_asic,
|
|
|
|
u32 num_shader_engines)
|
|
|
|
{
|
|
|
|
u32 backend_map = 0;
|
|
|
|
u32 enabled_backends_mask = 0;
|
|
|
|
u32 enabled_backends_count = 0;
|
|
|
|
u32 num_backends_per_se;
|
|
|
|
u32 cur_pipe;
|
|
|
|
u32 swizzle_pipe[SI_MAX_PIPES];
|
|
|
|
u32 cur_backend = 0;
|
|
|
|
u32 i;
|
|
|
|
bool force_no_swizzle;
|
|
|
|
|
|
|
|
/* force legal values */
|
|
|
|
if (num_tile_pipes < 1)
|
|
|
|
num_tile_pipes = 1;
|
|
|
|
if (num_tile_pipes > rdev->config.si.max_tile_pipes)
|
|
|
|
num_tile_pipes = rdev->config.si.max_tile_pipes;
|
|
|
|
if (num_shader_engines < 1)
|
|
|
|
num_shader_engines = 1;
|
|
|
|
if (num_shader_engines > rdev->config.si.max_shader_engines)
|
|
|
|
num_shader_engines = rdev->config.si.max_shader_engines;
|
|
|
|
if (num_backends_per_asic < num_shader_engines)
|
|
|
|
num_backends_per_asic = num_shader_engines;
|
|
|
|
if (num_backends_per_asic > (rdev->config.si.max_backends_per_se * num_shader_engines))
|
|
|
|
num_backends_per_asic = rdev->config.si.max_backends_per_se * num_shader_engines;
|
|
|
|
|
|
|
|
/* make sure we have the same number of backends per se */
|
|
|
|
num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
|
|
|
|
/* set up the number of backends per se */
|
|
|
|
num_backends_per_se = num_backends_per_asic / num_shader_engines;
|
|
|
|
if (num_backends_per_se > rdev->config.si.max_backends_per_se) {
|
|
|
|
num_backends_per_se = rdev->config.si.max_backends_per_se;
|
|
|
|
num_backends_per_asic = num_backends_per_se * num_shader_engines;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* create enable mask and count for enabled backends */
|
|
|
|
for (i = 0; i < SI_MAX_BACKENDS; ++i) {
|
|
|
|
if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
|
|
|
|
enabled_backends_mask |= (1 << i);
|
|
|
|
++enabled_backends_count;
|
|
|
|
}
|
|
|
|
if (enabled_backends_count == num_backends_per_asic)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* force the backends mask to match the current number of backends */
|
|
|
|
if (enabled_backends_count != num_backends_per_asic) {
|
|
|
|
u32 this_backend_enabled;
|
|
|
|
u32 shader_engine;
|
|
|
|
u32 backend_per_se;
|
|
|
|
|
|
|
|
enabled_backends_mask = 0;
|
|
|
|
enabled_backends_count = 0;
|
|
|
|
*backend_disable_mask_per_asic = SI_MAX_BACKENDS_MASK;
|
|
|
|
for (i = 0; i < SI_MAX_BACKENDS; ++i) {
|
|
|
|
/* calc the current se */
|
|
|
|
shader_engine = i / rdev->config.si.max_backends_per_se;
|
|
|
|
/* calc the backend per se */
|
|
|
|
backend_per_se = i % rdev->config.si.max_backends_per_se;
|
|
|
|
/* default to not enabled */
|
|
|
|
this_backend_enabled = 0;
|
|
|
|
if ((shader_engine < num_shader_engines) &&
|
|
|
|
(backend_per_se < num_backends_per_se))
|
|
|
|
this_backend_enabled = 1;
|
|
|
|
if (this_backend_enabled) {
|
|
|
|
enabled_backends_mask |= (1 << i);
|
|
|
|
*backend_disable_mask_per_asic &= ~(1 << i);
|
|
|
|
++enabled_backends_count;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * SI_MAX_PIPES);
|
|
|
|
switch (rdev->family) {
|
|
|
|
case CHIP_TAHITI:
|
|
|
|
case CHIP_PITCAIRN:
|
|
|
|
case CHIP_VERDE:
|
|
|
|
force_no_swizzle = true;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
force_no_swizzle = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (force_no_swizzle) {
|
|
|
|
bool last_backend_enabled = false;
|
|
|
|
|
|
|
|
force_no_swizzle = false;
|
|
|
|
for (i = 0; i < SI_MAX_BACKENDS; ++i) {
|
|
|
|
if (((enabled_backends_mask >> i) & 1) == 1) {
|
|
|
|
if (last_backend_enabled)
|
|
|
|
force_no_swizzle = true;
|
|
|
|
last_backend_enabled = true;
|
|
|
|
} else
|
|
|
|
last_backend_enabled = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (num_tile_pipes) {
|
|
|
|
case 1:
|
|
|
|
case 3:
|
|
|
|
case 5:
|
|
|
|
case 7:
|
|
|
|
DRM_ERROR("odd number of pipes!\n");
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 1;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
if (force_no_swizzle) {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 1;
|
|
|
|
swizzle_pipe[2] = 2;
|
|
|
|
swizzle_pipe[3] = 3;
|
|
|
|
} else {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 2;
|
|
|
|
swizzle_pipe[2] = 1;
|
|
|
|
swizzle_pipe[3] = 3;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
if (force_no_swizzle) {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 1;
|
|
|
|
swizzle_pipe[2] = 2;
|
|
|
|
swizzle_pipe[3] = 3;
|
|
|
|
swizzle_pipe[4] = 4;
|
|
|
|
swizzle_pipe[5] = 5;
|
|
|
|
} else {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 2;
|
|
|
|
swizzle_pipe[2] = 4;
|
|
|
|
swizzle_pipe[3] = 1;
|
|
|
|
swizzle_pipe[4] = 3;
|
|
|
|
swizzle_pipe[5] = 5;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
if (force_no_swizzle) {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 1;
|
|
|
|
swizzle_pipe[2] = 2;
|
|
|
|
swizzle_pipe[3] = 3;
|
|
|
|
swizzle_pipe[4] = 4;
|
|
|
|
swizzle_pipe[5] = 5;
|
|
|
|
swizzle_pipe[6] = 6;
|
|
|
|
swizzle_pipe[7] = 7;
|
|
|
|
} else {
|
|
|
|
swizzle_pipe[0] = 0;
|
|
|
|
swizzle_pipe[1] = 2;
|
|
|
|
swizzle_pipe[2] = 4;
|
|
|
|
swizzle_pipe[3] = 6;
|
|
|
|
swizzle_pipe[4] = 1;
|
|
|
|
swizzle_pipe[5] = 3;
|
|
|
|
swizzle_pipe[6] = 5;
|
|
|
|
swizzle_pipe[7] = 7;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
|
|
|
|
while (((1 << cur_backend) & enabled_backends_mask) == 0)
|
|
|
|
cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
|
|
|
|
|
|
|
|
backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
|
|
|
|
|
|
|
|
cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
|
|
|
|
}
|
|
|
|
|
|
|
|
return backend_map;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 si_get_disable_mask_per_asic(struct radeon_device *rdev,
|
|
|
|
u32 disable_mask_per_se,
|
|
|
|
u32 max_disable_mask_per_se,
|
|
|
|
u32 num_shader_engines)
|
|
|
|
{
|
|
|
|
u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
|
|
|
|
u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
|
|
|
|
|
|
|
|
if (num_shader_engines == 1)
|
|
|
|
return disable_mask_per_asic;
|
|
|
|
else if (num_shader_engines == 2)
|
|
|
|
return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
|
|
|
|
else
|
|
|
|
return 0xffffffff;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void si_tiling_mode_table_init(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
const u32 num_tile_mode_states = 32;
|
|
|
|
u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
|
|
|
|
|
|
|
|
switch (rdev->config.si.mem_row_size_in_kb) {
|
|
|
|
case 1:
|
|
|
|
split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
default:
|
|
|
|
split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((rdev->family == CHIP_TAHITI) ||
|
|
|
|
(rdev->family == CHIP_PITCAIRN)) {
|
|
|
|
for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
|
|
|
|
switch (reg_offset) {
|
|
|
|
case 0: /* non-AA compressed depth or any compressed stencil */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 1: /* 2xAA/4xAA compressed depth only */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 2: /* 8xAA compressed depth only */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 8: /* 1D and 1D Array Surfaces */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 9: /* Displayable maps. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 10: /* Display 8bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 11: /* Display 16bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 12: /* Display 32bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 13: /* Thin. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 14: /* Thin 8 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 15: /* Thin 16 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 16: /* Thin 32 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 17: /* Thin 64 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
case 21: /* 8 bpp PRT. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 22: /* 16 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 23: /* 32 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 24: /* 64 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 25: /* 128 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
|
|
|
|
NUM_BANKS(ADDR_SURF_8_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
gb_tile_moden = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
|
|
|
|
}
|
|
|
|
} else if (rdev->family == CHIP_VERDE) {
|
|
|
|
for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
|
|
|
|
switch (reg_offset) {
|
|
|
|
case 0: /* non-AA compressed depth or any compressed stencil */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 1: /* 2xAA/4xAA compressed depth only */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 2: /* 8xAA compressed depth only */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 8: /* 1D and 1D Array Surfaces */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 9: /* Displayable maps. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 10: /* Display 8bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 11: /* Display 16bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 12: /* Display 32bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 13: /* Thin. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 14: /* Thin 8 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 15: /* Thin 16 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 16: /* Thin 32 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 17: /* Thin 64 bpp. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
|
|
|
TILE_SPLIT(split_equal_to_row_size) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 21: /* 8 bpp PRT. */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 22: /* 16 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
|
|
|
|
break;
|
|
|
|
case 23: /* 32 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 24: /* 64 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
|
|
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
|
|
|
|
break;
|
|
|
|
case 25: /* 128 bpp PRT */
|
|
|
|
gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
|
|
|
MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
|
|
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
|
|
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
|
|
|
|
NUM_BANKS(ADDR_SURF_8_BANK) |
|
|
|
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
|
|
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
|
|
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
gb_tile_moden = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
|
|
|
|
}
|
|
|
|
} else
|
|
|
|
DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void si_gpu_init(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
u32 cc_rb_backend_disable = 0;
|
|
|
|
u32 cc_gc_shader_array_config;
|
|
|
|
u32 gb_addr_config = 0;
|
|
|
|
u32 mc_shared_chmap, mc_arb_ramcfg;
|
|
|
|
u32 gb_backend_map;
|
|
|
|
u32 cgts_tcc_disable;
|
|
|
|
u32 sx_debug_1;
|
|
|
|
u32 gc_user_shader_array_config;
|
|
|
|
u32 gc_user_rb_backend_disable;
|
|
|
|
u32 cgts_user_tcc_disable;
|
|
|
|
u32 hdp_host_path_cntl;
|
|
|
|
u32 tmp;
|
|
|
|
int i, j;
|
|
|
|
|
|
|
|
switch (rdev->family) {
|
|
|
|
case CHIP_TAHITI:
|
|
|
|
rdev->config.si.max_shader_engines = 2;
|
|
|
|
rdev->config.si.max_pipes_per_simd = 4;
|
|
|
|
rdev->config.si.max_tile_pipes = 12;
|
|
|
|
rdev->config.si.max_simds_per_se = 8;
|
|
|
|
rdev->config.si.max_backends_per_se = 4;
|
|
|
|
rdev->config.si.max_texture_channel_caches = 12;
|
|
|
|
rdev->config.si.max_gprs = 256;
|
|
|
|
rdev->config.si.max_gs_threads = 32;
|
|
|
|
rdev->config.si.max_hw_contexts = 8;
|
|
|
|
|
|
|
|
rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
|
|
|
|
rdev->config.si.sc_prim_fifo_size_backend = 0x100;
|
|
|
|
rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
|
|
|
|
rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
|
|
|
|
break;
|
|
|
|
case CHIP_PITCAIRN:
|
|
|
|
rdev->config.si.max_shader_engines = 2;
|
|
|
|
rdev->config.si.max_pipes_per_simd = 4;
|
|
|
|
rdev->config.si.max_tile_pipes = 8;
|
|
|
|
rdev->config.si.max_simds_per_se = 5;
|
|
|
|
rdev->config.si.max_backends_per_se = 4;
|
|
|
|
rdev->config.si.max_texture_channel_caches = 8;
|
|
|
|
rdev->config.si.max_gprs = 256;
|
|
|
|
rdev->config.si.max_gs_threads = 32;
|
|
|
|
rdev->config.si.max_hw_contexts = 8;
|
|
|
|
|
|
|
|
rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
|
|
|
|
rdev->config.si.sc_prim_fifo_size_backend = 0x100;
|
|
|
|
rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
|
|
|
|
rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
|
|
|
|
break;
|
|
|
|
case CHIP_VERDE:
|
|
|
|
default:
|
|
|
|
rdev->config.si.max_shader_engines = 1;
|
|
|
|
rdev->config.si.max_pipes_per_simd = 4;
|
|
|
|
rdev->config.si.max_tile_pipes = 4;
|
|
|
|
rdev->config.si.max_simds_per_se = 2;
|
|
|
|
rdev->config.si.max_backends_per_se = 4;
|
|
|
|
rdev->config.si.max_texture_channel_caches = 4;
|
|
|
|
rdev->config.si.max_gprs = 256;
|
|
|
|
rdev->config.si.max_gs_threads = 32;
|
|
|
|
rdev->config.si.max_hw_contexts = 8;
|
|
|
|
|
|
|
|
rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
|
|
|
|
rdev->config.si.sc_prim_fifo_size_backend = 0x40;
|
|
|
|
rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
|
|
|
|
rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Initialize HDP */
|
|
|
|
for (i = 0, j = 0; i < 32; i++, j += 0x18) {
|
|
|
|
WREG32((0x2c14 + j), 0x00000000);
|
|
|
|
WREG32((0x2c18 + j), 0x00000000);
|
|
|
|
WREG32((0x2c1c + j), 0x00000000);
|
|
|
|
WREG32((0x2c20 + j), 0x00000000);
|
|
|
|
WREG32((0x2c24 + j), 0x00000000);
|
|
|
|
}
|
|
|
|
|
|
|
|
WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
|
|
|
|
|
|
|
|
evergreen_fix_pci_max_read_req_size(rdev);
|
|
|
|
|
|
|
|
WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
|
|
|
|
|
|
|
|
mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
|
|
|
|
mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
|
|
|
|
|
|
|
|
cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
|
|
|
|
cc_gc_shader_array_config = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
|
|
|
|
cgts_tcc_disable = 0xffff0000;
|
|
|
|
for (i = 0; i < rdev->config.si.max_texture_channel_caches; i++)
|
|
|
|
cgts_tcc_disable &= ~(1 << (16 + i));
|
|
|
|
gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
|
|
|
|
gc_user_shader_array_config = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
|
|
|
|
cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
|
|
|
|
|
|
|
|
rdev->config.si.num_shader_engines = rdev->config.si.max_shader_engines;
|
|
|
|
rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
|
|
|
|
tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
|
|
|
|
rdev->config.si.num_backends_per_se = r600_count_pipe_bits(tmp);
|
|
|
|
tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
|
|
|
|
rdev->config.si.backend_disable_mask_per_asic =
|
|
|
|
si_get_disable_mask_per_asic(rdev, tmp, SI_MAX_BACKENDS_PER_SE_MASK,
|
|
|
|
rdev->config.si.num_shader_engines);
|
|
|
|
rdev->config.si.backend_map =
|
|
|
|
si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
|
|
|
|
rdev->config.si.num_backends_per_se *
|
|
|
|
rdev->config.si.num_shader_engines,
|
|
|
|
&rdev->config.si.backend_disable_mask_per_asic,
|
|
|
|
rdev->config.si.num_shader_engines);
|
|
|
|
tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
|
|
|
|
rdev->config.si.num_texture_channel_caches = r600_count_pipe_bits(tmp);
|
|
|
|
rdev->config.si.mem_max_burst_length_bytes = 256;
|
|
|
|
tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
|
|
|
|
rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
|
|
|
|
if (rdev->config.si.mem_row_size_in_kb > 4)
|
|
|
|
rdev->config.si.mem_row_size_in_kb = 4;
|
|
|
|
/* XXX use MC settings? */
|
|
|
|
rdev->config.si.shader_engine_tile_size = 32;
|
|
|
|
rdev->config.si.num_gpus = 1;
|
|
|
|
rdev->config.si.multi_gpu_tile_size = 64;
|
|
|
|
|
|
|
|
gb_addr_config = 0;
|
|
|
|
switch (rdev->config.si.num_tile_pipes) {
|
|
|
|
case 1:
|
|
|
|
gb_addr_config |= NUM_PIPES(0);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
gb_addr_config |= NUM_PIPES(1);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
gb_addr_config |= NUM_PIPES(2);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
default:
|
|
|
|
gb_addr_config |= NUM_PIPES(3);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
tmp = (rdev->config.si.mem_max_burst_length_bytes / 256) - 1;
|
|
|
|
gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
|
|
|
|
gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.si.num_shader_engines - 1);
|
|
|
|
tmp = (rdev->config.si.shader_engine_tile_size / 16) - 1;
|
|
|
|
gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
|
|
|
|
switch (rdev->config.si.num_gpus) {
|
|
|
|
case 1:
|
|
|
|
default:
|
|
|
|
gb_addr_config |= NUM_GPUS(0);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
gb_addr_config |= NUM_GPUS(1);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
gb_addr_config |= NUM_GPUS(2);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
switch (rdev->config.si.multi_gpu_tile_size) {
|
|
|
|
case 16:
|
|
|
|
gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
|
|
|
|
break;
|
|
|
|
case 32:
|
|
|
|
default:
|
|
|
|
gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
|
|
|
|
break;
|
|
|
|
case 64:
|
|
|
|
gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
|
|
|
|
break;
|
|
|
|
case 128:
|
|
|
|
gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
switch (rdev->config.si.mem_row_size_in_kb) {
|
|
|
|
case 1:
|
|
|
|
default:
|
|
|
|
gb_addr_config |= ROW_SIZE(0);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
gb_addr_config |= ROW_SIZE(1);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
gb_addr_config |= ROW_SIZE(2);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
|
|
|
|
rdev->config.si.num_tile_pipes = (1 << tmp);
|
|
|
|
tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
|
|
|
|
rdev->config.si.mem_max_burst_length_bytes = (tmp + 1) * 256;
|
|
|
|
tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
|
|
|
|
rdev->config.si.num_shader_engines = tmp + 1;
|
|
|
|
tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
|
|
|
|
rdev->config.si.num_gpus = tmp + 1;
|
|
|
|
tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
|
|
|
|
rdev->config.si.multi_gpu_tile_size = 1 << tmp;
|
|
|
|
tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
|
|
|
|
rdev->config.si.mem_row_size_in_kb = 1 << tmp;
|
|
|
|
|
|
|
|
gb_backend_map =
|
|
|
|
si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
|
|
|
|
rdev->config.si.num_backends_per_se *
|
|
|
|
rdev->config.si.num_shader_engines,
|
|
|
|
&rdev->config.si.backend_disable_mask_per_asic,
|
|
|
|
rdev->config.si.num_shader_engines);
|
|
|
|
|
|
|
|
/* setup tiling info dword. gb_addr_config is not adequate since it does
|
|
|
|
* not have bank info, so create a custom tiling dword.
|
|
|
|
* bits 3:0 num_pipes
|
|
|
|
* bits 7:4 num_banks
|
|
|
|
* bits 11:8 group_size
|
|
|
|
* bits 15:12 row_size
|
|
|
|
*/
|
|
|
|
rdev->config.si.tile_config = 0;
|
|
|
|
switch (rdev->config.si.num_tile_pipes) {
|
|
|
|
case 1:
|
|
|
|
rdev->config.si.tile_config |= (0 << 0);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
rdev->config.si.tile_config |= (1 << 0);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
rdev->config.si.tile_config |= (2 << 0);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
default:
|
|
|
|
/* XXX what about 12? */
|
|
|
|
rdev->config.si.tile_config |= (3 << 0);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
rdev->config.si.tile_config |=
|
|
|
|
((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
|
|
|
|
rdev->config.si.tile_config |=
|
|
|
|
((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
|
|
|
|
rdev->config.si.tile_config |=
|
|
|
|
((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
|
|
|
|
|
|
|
|
rdev->config.si.backend_map = gb_backend_map;
|
|
|
|
WREG32(GB_ADDR_CONFIG, gb_addr_config);
|
|
|
|
WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
|
|
|
|
WREG32(HDP_ADDR_CONFIG, gb_addr_config);
|
|
|
|
|
|
|
|
/* primary versions */
|
|
|
|
WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
|
|
|
|
WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
|
|
|
|
WREG32(CC_GC_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
|
|
|
|
|
|
|
|
WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
|
|
|
|
|
|
|
|
/* user versions */
|
|
|
|
WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
|
|
|
|
WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
|
|
|
|
WREG32(GC_USER_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
|
|
|
|
|
|
|
|
WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
|
|
|
|
|
|
|
|
si_tiling_mode_table_init(rdev);
|
|
|
|
|
|
|
|
/* set HW defaults for 3D engine */
|
|
|
|
WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
|
|
|
|
ROQ_IB2_START(0x2b)));
|
|
|
|
WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
|
|
|
|
|
|
|
|
sx_debug_1 = RREG32(SX_DEBUG_1);
|
|
|
|
WREG32(SX_DEBUG_1, sx_debug_1);
|
|
|
|
|
|
|
|
WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
|
|
|
|
|
|
|
|
WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
|
|
|
|
SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
|
|
|
|
SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
|
|
|
|
SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
|
|
|
|
|
|
|
|
WREG32(VGT_NUM_INSTANCES, 1);
|
|
|
|
|
|
|
|
WREG32(CP_PERFMON_CNTL, 0);
|
|
|
|
|
|
|
|
WREG32(SQ_CONFIG, 0);
|
|
|
|
|
|
|
|
WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
|
|
|
|
FORCE_EOV_MAX_REZ_CNT(255)));
|
|
|
|
|
|
|
|
WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
|
|
|
|
AUTO_INVLD_EN(ES_AND_GS_AUTO));
|
|
|
|
|
|
|
|
WREG32(VGT_GS_VERTEX_REUSE, 16);
|
|
|
|
WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
|
|
|
|
|
|
|
|
WREG32(CB_PERFCOUNTER0_SELECT0, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER0_SELECT1, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER1_SELECT0, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER1_SELECT1, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER2_SELECT0, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER2_SELECT1, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER3_SELECT0, 0);
|
|
|
|
WREG32(CB_PERFCOUNTER3_SELECT1, 0);
|
|
|
|
|
|
|
|
tmp = RREG32(HDP_MISC_CNTL);
|
|
|
|
tmp |= HDP_FLUSH_INVALIDATE_CACHE;
|
|
|
|
WREG32(HDP_MISC_CNTL, tmp);
|
|
|
|
|
|
|
|
hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
|
|
|
|
WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
|
|
|
|
|
|
|
|
WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
|
|
|
|
|
|
|
|
udelay(50);
|
|
|
|
}
|
2012-03-21 05:18:12 +08:00
|
|
|
|
|
|
|
bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
|
|
|
|
{
|
|
|
|
u32 srbm_status;
|
|
|
|
u32 grbm_status, grbm_status2;
|
|
|
|
u32 grbm_status_se0, grbm_status_se1;
|
|
|
|
struct r100_gpu_lockup *lockup = &rdev->config.si.lockup;
|
|
|
|
int r;
|
|
|
|
|
|
|
|
srbm_status = RREG32(SRBM_STATUS);
|
|
|
|
grbm_status = RREG32(GRBM_STATUS);
|
|
|
|
grbm_status2 = RREG32(GRBM_STATUS2);
|
|
|
|
grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
|
|
|
|
grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
|
|
|
|
if (!(grbm_status & GUI_ACTIVE)) {
|
|
|
|
r100_gpu_lockup_update(lockup, ring);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
/* force CP activities */
|
|
|
|
r = radeon_ring_lock(rdev, ring, 2);
|
|
|
|
if (!r) {
|
|
|
|
/* PACKET2 NOP */
|
|
|
|
radeon_ring_write(ring, 0x80000000);
|
|
|
|
radeon_ring_write(ring, 0x80000000);
|
|
|
|
radeon_ring_unlock_commit(rdev, ring);
|
|
|
|
}
|
|
|
|
/* XXX deal with CP0,1,2 */
|
|
|
|
ring->rptr = RREG32(ring->rptr_reg);
|
|
|
|
return r100_gpu_cp_is_lockup(rdev, lockup, ring);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int si_gpu_soft_reset(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
struct evergreen_mc_save save;
|
|
|
|
u32 grbm_reset = 0;
|
|
|
|
|
|
|
|
if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
dev_info(rdev->dev, "GPU softreset \n");
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS2));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS_SE0));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS_SE1));
|
|
|
|
dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
|
|
|
|
RREG32(SRBM_STATUS));
|
|
|
|
evergreen_mc_stop(rdev, &save);
|
|
|
|
if (radeon_mc_wait_for_idle(rdev)) {
|
|
|
|
dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
|
|
|
|
}
|
|
|
|
/* Disable CP parsing/prefetching */
|
|
|
|
WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
|
|
|
|
|
|
|
|
/* reset all the gfx blocks */
|
|
|
|
grbm_reset = (SOFT_RESET_CP |
|
|
|
|
SOFT_RESET_CB |
|
|
|
|
SOFT_RESET_DB |
|
|
|
|
SOFT_RESET_GDS |
|
|
|
|
SOFT_RESET_PA |
|
|
|
|
SOFT_RESET_SC |
|
|
|
|
SOFT_RESET_SPI |
|
|
|
|
SOFT_RESET_SX |
|
|
|
|
SOFT_RESET_TC |
|
|
|
|
SOFT_RESET_TA |
|
|
|
|
SOFT_RESET_VGT |
|
|
|
|
SOFT_RESET_IA);
|
|
|
|
|
|
|
|
dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
|
|
|
|
WREG32(GRBM_SOFT_RESET, grbm_reset);
|
|
|
|
(void)RREG32(GRBM_SOFT_RESET);
|
|
|
|
udelay(50);
|
|
|
|
WREG32(GRBM_SOFT_RESET, 0);
|
|
|
|
(void)RREG32(GRBM_SOFT_RESET);
|
|
|
|
/* Wait a little for things to settle down */
|
|
|
|
udelay(50);
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS2));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS_SE0));
|
|
|
|
dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
|
|
|
|
RREG32(GRBM_STATUS_SE1));
|
|
|
|
dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
|
|
|
|
RREG32(SRBM_STATUS));
|
|
|
|
evergreen_mc_resume(rdev, &save);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int si_asic_reset(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
return si_gpu_soft_reset(rdev);
|
|
|
|
}
|
|
|
|
|