2019-06-04 16:11:33 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2007-05-18 18:25:31 +08:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mm/tlb-v7.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1997-2002 Russell King
|
|
|
|
* Modified for ARMv7 by Catalin Marinas
|
|
|
|
*
|
|
|
|
* ARM architecture version 6 TLB handling functions.
|
|
|
|
* These assume a split I/D TLB.
|
|
|
|
*/
|
2009-04-28 02:02:22 +08:00
|
|
|
#include <linux/init.h>
|
2007-05-18 18:25:31 +08:00
|
|
|
#include <linux/linkage.h>
|
2010-09-04 17:47:48 +08:00
|
|
|
#include <asm/assembler.h>
|
2007-05-18 18:25:31 +08:00
|
|
|
#include <asm/asm-offsets.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
#include "proc-macros.S"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* v7wbi_flush_user_tlb_range(start, end, vma)
|
|
|
|
*
|
|
|
|
* Invalidate a range of TLB entries in the specified address space.
|
|
|
|
*
|
|
|
|
* - start - start address (may not be aligned)
|
|
|
|
* - end - end address (exclusive, may not be aligned)
|
|
|
|
* - vma - vma_struct describing address range
|
|
|
|
*
|
|
|
|
* It is assumed that:
|
|
|
|
* - the "Invalidate single entry" instruction will invalidate
|
|
|
|
* both the I and the D TLBs on Harvard-style TLBs
|
|
|
|
*/
|
|
|
|
ENTRY(v7wbi_flush_user_tlb_range)
|
|
|
|
vma_vm_mm r3, r2 @ get vma->vm_mm
|
|
|
|
mmid r3, r3 @ get vm_mm->context.id
|
2013-05-13 19:01:12 +08:00
|
|
|
dsb ish
|
2007-05-18 18:25:31 +08:00
|
|
|
mov r0, r0, lsr #PAGE_SHIFT @ align address
|
|
|
|
mov r1, r1, lsr #PAGE_SHIFT
|
|
|
|
asid r3, r3 @ mask ASID
|
2012-08-11 02:13:36 +08:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_720789
|
|
|
|
ALT_SMP(W(mov) r3, #0 )
|
|
|
|
ALT_UP(W(nop) )
|
2012-07-21 01:24:55 +08:00
|
|
|
#endif
|
2007-05-18 18:25:31 +08:00
|
|
|
orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
|
|
|
|
mov r1, r1, lsl #PAGE_SHIFT
|
|
|
|
1:
|
2012-07-21 01:24:55 +08:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_720789
|
|
|
|
ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
|
|
|
|
#else
|
2010-09-04 17:47:48 +08:00
|
|
|
ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
|
2012-07-21 01:24:55 +08:00
|
|
|
#endif
|
2010-09-04 17:47:48 +08:00
|
|
|
ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
|
|
|
|
|
2007-05-18 18:25:31 +08:00
|
|
|
add r0, r0, #PAGE_SZ
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
2013-05-13 19:01:12 +08:00
|
|
|
dsb ish
|
2014-06-30 23:29:12 +08:00
|
|
|
ret lr
|
2008-08-28 18:22:32 +08:00
|
|
|
ENDPROC(v7wbi_flush_user_tlb_range)
|
2007-05-18 18:25:31 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7wbi_flush_kern_tlb_range(start,end)
|
|
|
|
*
|
|
|
|
* Invalidate a range of kernel TLB entries
|
|
|
|
*
|
|
|
|
* - start - start address (may not be aligned)
|
|
|
|
* - end - end address (exclusive, may not be aligned)
|
|
|
|
*/
|
|
|
|
ENTRY(v7wbi_flush_kern_tlb_range)
|
2013-05-13 19:01:12 +08:00
|
|
|
dsb ish
|
2007-05-18 18:25:31 +08:00
|
|
|
mov r0, r0, lsr #PAGE_SHIFT @ align address
|
|
|
|
mov r1, r1, lsr #PAGE_SHIFT
|
|
|
|
mov r0, r0, lsl #PAGE_SHIFT
|
|
|
|
mov r1, r1, lsl #PAGE_SHIFT
|
|
|
|
1:
|
2012-07-21 01:24:55 +08:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_720789
|
|
|
|
ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
|
|
|
|
#else
|
2010-09-04 17:47:48 +08:00
|
|
|
ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
|
2012-07-21 01:24:55 +08:00
|
|
|
#endif
|
2010-09-04 17:47:48 +08:00
|
|
|
ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
|
2007-05-18 18:25:31 +08:00
|
|
|
add r0, r0, #PAGE_SZ
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
2013-05-13 19:01:12 +08:00
|
|
|
dsb ish
|
2007-05-18 18:25:31 +08:00
|
|
|
isb
|
2014-06-30 23:29:12 +08:00
|
|
|
ret lr
|
2008-08-28 18:22:32 +08:00
|
|
|
ENDPROC(v7wbi_flush_kern_tlb_range)
|
2007-05-18 18:25:31 +08:00
|
|
|
|
2009-04-28 02:02:22 +08:00
|
|
|
__INIT
|
2007-05-18 18:25:31 +08:00
|
|
|
|
2011-06-24 00:31:16 +08:00
|
|
|
/* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
|
|
|
|
define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp
|