2019-03-01 07:24:22 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/* Copyright (c) 2019, Intel Corporation. */
|
|
|
|
|
|
|
|
#include "ice_dcb_lib.h"
|
2019-11-06 18:05:29 +08:00
|
|
|
#include "ice_dcb_nl.h"
|
2019-03-01 07:24:22 +08:00
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_get_ena_tc - return bitmap of enabled TCs
|
|
|
|
* @dcbcfg: DCB config to evaluate for enabled TCs
|
|
|
|
*/
|
2021-10-16 07:35:15 +08:00
|
|
|
static u8 ice_dcb_get_ena_tc(struct ice_dcbx_cfg *dcbcfg)
|
2019-03-01 07:24:24 +08:00
|
|
|
{
|
|
|
|
u8 i, num_tc, ena_tc = 1;
|
|
|
|
|
|
|
|
num_tc = ice_dcb_get_num_tc(dcbcfg);
|
|
|
|
|
|
|
|
for (i = 0; i < num_tc; i++)
|
|
|
|
ena_tc |= BIT(i);
|
|
|
|
|
|
|
|
return ena_tc;
|
|
|
|
}
|
|
|
|
|
2020-05-08 08:41:00 +08:00
|
|
|
/**
|
|
|
|
* ice_is_pfc_causing_hung_q
|
|
|
|
* @pf: pointer to PF structure
|
|
|
|
* @txqueue: Tx queue which is supposedly hung queue
|
|
|
|
*
|
|
|
|
* find if PFC is causing the hung queue, if yes return true else false
|
|
|
|
*/
|
|
|
|
bool ice_is_pfc_causing_hung_q(struct ice_pf *pf, unsigned int txqueue)
|
|
|
|
{
|
|
|
|
u8 num_tcs = 0, i, tc, up_mapped_tc, up_in_tc = 0;
|
|
|
|
u64 ref_prio_xoff[ICE_MAX_UP];
|
|
|
|
struct ice_vsi *vsi;
|
|
|
|
u32 up2tc;
|
|
|
|
|
|
|
|
vsi = ice_get_main_vsi(pf);
|
|
|
|
if (!vsi)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
ice_for_each_traffic_class(i)
|
|
|
|
if (vsi->tc_cfg.ena_tc & BIT(i))
|
|
|
|
num_tcs++;
|
|
|
|
|
|
|
|
/* first find out the TC to which the hung queue belongs to */
|
|
|
|
for (tc = 0; tc < num_tcs - 1; tc++)
|
|
|
|
if (ice_find_q_in_range(vsi->tc_cfg.tc_info[tc].qoffset,
|
|
|
|
vsi->tc_cfg.tc_info[tc + 1].qoffset,
|
|
|
|
txqueue))
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* Build a bit map of all UPs associated to the suspect hung queue TC,
|
|
|
|
* so that we check for its counter increment.
|
|
|
|
*/
|
|
|
|
up2tc = rd32(&pf->hw, PRTDCB_TUP2TC);
|
|
|
|
for (i = 0; i < ICE_MAX_UP; i++) {
|
|
|
|
up_mapped_tc = (up2tc >> (i * 3)) & 0x7;
|
|
|
|
if (up_mapped_tc == tc)
|
|
|
|
up_in_tc |= BIT(i);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now that we figured out that hung queue is PFC enabled, still the
|
|
|
|
* Tx timeout can be legitimate. So to make sure Tx timeout is
|
|
|
|
* absolutely caused by PFC storm, check if the counters are
|
|
|
|
* incrementing.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < ICE_MAX_UP; i++)
|
|
|
|
if (up_in_tc & BIT(i))
|
|
|
|
ref_prio_xoff[i] = pf->stats.priority_xoff_rx[i];
|
|
|
|
|
|
|
|
ice_update_dcb_stats(pf);
|
|
|
|
|
|
|
|
for (i = 0; i < ICE_MAX_UP; i++)
|
|
|
|
if (up_in_tc & BIT(i))
|
|
|
|
if (pf->stats.priority_xoff_rx[i] > ref_prio_xoff[i])
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2020-02-14 05:31:20 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_get_mode - gets the DCB mode
|
|
|
|
* @port_info: pointer to port info structure
|
|
|
|
* @host: if set it's HOST if not it's MANAGED
|
|
|
|
*/
|
|
|
|
static u8 ice_dcb_get_mode(struct ice_port_info *port_info, bool host)
|
|
|
|
{
|
|
|
|
u8 mode;
|
|
|
|
|
|
|
|
if (host)
|
|
|
|
mode = DCB_CAP_DCBX_HOST;
|
|
|
|
else
|
|
|
|
mode = DCB_CAP_DCBX_LLD_MANAGED;
|
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
if (port_info->qos_cfg.local_dcbx_cfg.dcbx_mode & ICE_DCBX_MODE_CEE)
|
2020-02-22 06:15:27 +08:00
|
|
|
return mode | DCB_CAP_DCBX_VER_CEE;
|
2020-02-14 05:31:20 +08:00
|
|
|
else
|
2020-02-22 06:15:27 +08:00
|
|
|
return mode | DCB_CAP_DCBX_VER_IEEE;
|
2020-02-14 05:31:20 +08:00
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_get_num_tc - Get the number of TCs from DCBX config
|
|
|
|
* @dcbcfg: config to retrieve number of TCs from
|
|
|
|
*/
|
|
|
|
u8 ice_dcb_get_num_tc(struct ice_dcbx_cfg *dcbcfg)
|
|
|
|
{
|
|
|
|
bool tc_unused = false;
|
|
|
|
u8 num_tc = 0;
|
|
|
|
u8 ret = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Scan the ETS Config Priority Table to find traffic classes
|
|
|
|
* enabled and create a bitmask of enabled TCs
|
|
|
|
*/
|
|
|
|
for (i = 0; i < CEE_DCBX_MAX_PRIO; i++)
|
|
|
|
num_tc |= BIT(dcbcfg->etscfg.prio_table[i]);
|
|
|
|
|
|
|
|
/* Scan bitmask for contiguous TCs starting with TC0 */
|
|
|
|
for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
|
|
|
|
if (num_tc & BIT(i)) {
|
|
|
|
if (!tc_unused) {
|
|
|
|
ret++;
|
|
|
|
} else {
|
|
|
|
pr_err("Non-contiguous TCs - Disabling DCB\n");
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
tc_unused = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* There is always at least 1 TC */
|
|
|
|
if (!ret)
|
|
|
|
ret = 1;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2021-10-16 07:35:15 +08:00
|
|
|
/**
|
|
|
|
* ice_get_first_droptc - returns number of first droptc
|
|
|
|
* @vsi: used to find the first droptc
|
|
|
|
*
|
|
|
|
* This function returns the value of first_droptc.
|
|
|
|
* When DCB is enabled, first droptc information is derived from enabled_tc
|
|
|
|
* and PFC enabled bits. otherwise this function returns 0 as there is one
|
|
|
|
* TC without DCB (tc0)
|
|
|
|
*/
|
|
|
|
static u8 ice_get_first_droptc(struct ice_vsi *vsi)
|
|
|
|
{
|
|
|
|
struct ice_dcbx_cfg *cfg = &vsi->port_info->qos_cfg.local_dcbx_cfg;
|
|
|
|
struct device *dev = ice_pf_to_dev(vsi->back);
|
|
|
|
u8 num_tc, ena_tc_map, pfc_ena_map;
|
|
|
|
u8 i;
|
|
|
|
|
|
|
|
num_tc = ice_dcb_get_num_tc(cfg);
|
|
|
|
|
|
|
|
/* get bitmap of enabled TCs */
|
|
|
|
ena_tc_map = ice_dcb_get_ena_tc(cfg);
|
|
|
|
|
|
|
|
/* get bitmap of PFC enabled TCs */
|
|
|
|
pfc_ena_map = cfg->pfc.pfcena;
|
|
|
|
|
|
|
|
/* get first TC that is not PFC enabled */
|
|
|
|
for (i = 0; i < num_tc; i++) {
|
|
|
|
if ((ena_tc_map & BIT(i)) && (!(pfc_ena_map & BIT(i)))) {
|
|
|
|
dev_dbg(dev, "first drop tc = %d\n", i);
|
|
|
|
return i;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_dbg(dev, "first drop tc = 0\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ice_vsi_set_dcb_tc_cfg - Set VSI's TC based on DCB configuration
|
|
|
|
* @vsi: pointer to the VSI instance
|
|
|
|
*/
|
|
|
|
void ice_vsi_set_dcb_tc_cfg(struct ice_vsi *vsi)
|
|
|
|
{
|
|
|
|
struct ice_dcbx_cfg *cfg = &vsi->port_info->qos_cfg.local_dcbx_cfg;
|
|
|
|
|
|
|
|
switch (vsi->type) {
|
|
|
|
case ICE_VSI_PF:
|
|
|
|
vsi->tc_cfg.ena_tc = ice_dcb_get_ena_tc(cfg);
|
|
|
|
vsi->tc_cfg.numtc = ice_dcb_get_num_tc(cfg);
|
|
|
|
break;
|
|
|
|
case ICE_VSI_CHNL:
|
|
|
|
vsi->tc_cfg.ena_tc = BIT(ice_get_first_droptc(vsi));
|
|
|
|
vsi->tc_cfg.numtc = 1;
|
|
|
|
break;
|
|
|
|
case ICE_VSI_CTRL:
|
|
|
|
case ICE_VSI_LB:
|
|
|
|
default:
|
|
|
|
vsi->tc_cfg.ena_tc = ICE_DFLT_TRAFFIC_CLASS;
|
|
|
|
vsi->tc_cfg.numtc = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-11-06 18:05:28 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_get_tc - Get the TC associated with the queue
|
|
|
|
* @vsi: ptr to the VSI
|
|
|
|
* @queue_index: queue number associated with VSI
|
|
|
|
*/
|
|
|
|
u8 ice_dcb_get_tc(struct ice_vsi *vsi, int queue_index)
|
|
|
|
{
|
|
|
|
return vsi->tx_rings[queue_index]->dcb_tc;
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:27 +08:00
|
|
|
/**
|
|
|
|
* ice_vsi_cfg_dcb_rings - Update rings to reflect DCB TC
|
|
|
|
* @vsi: VSI owner of rings being updated
|
|
|
|
*/
|
|
|
|
void ice_vsi_cfg_dcb_rings(struct ice_vsi *vsi)
|
|
|
|
{
|
2021-08-19 19:59:58 +08:00
|
|
|
struct ice_tx_ring *tx_ring;
|
|
|
|
struct ice_rx_ring *rx_ring;
|
2019-03-01 07:24:27 +08:00
|
|
|
u16 qoffset, qcount;
|
|
|
|
int i, n;
|
|
|
|
|
|
|
|
if (!test_bit(ICE_FLAG_DCB_ENA, vsi->back->flags)) {
|
|
|
|
/* Reset the TC information */
|
2021-08-19 20:00:04 +08:00
|
|
|
ice_for_each_txq(vsi, i) {
|
2019-03-01 07:24:27 +08:00
|
|
|
tx_ring = vsi->tx_rings[i];
|
|
|
|
tx_ring->dcb_tc = 0;
|
|
|
|
}
|
2021-08-19 20:00:04 +08:00
|
|
|
ice_for_each_rxq(vsi, i) {
|
2019-03-01 07:24:27 +08:00
|
|
|
rx_ring = vsi->rx_rings[i];
|
|
|
|
rx_ring->dcb_tc = 0;
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ice_for_each_traffic_class(n) {
|
|
|
|
if (!(vsi->tc_cfg.ena_tc & BIT(n)))
|
|
|
|
break;
|
|
|
|
|
|
|
|
qoffset = vsi->tc_cfg.tc_info[n].qoffset;
|
|
|
|
qcount = vsi->tc_cfg.tc_info[n].qcount_tx;
|
2021-10-16 07:35:15 +08:00
|
|
|
for (i = qoffset; i < (qoffset + qcount); i++)
|
|
|
|
vsi->tx_rings[i]->dcb_tc = n;
|
|
|
|
|
|
|
|
qcount = vsi->tc_cfg.tc_info[n].qcount_rx;
|
|
|
|
for (i = qoffset; i < (qoffset + qcount); i++)
|
|
|
|
vsi->rx_rings[i]->dcb_tc = n;
|
|
|
|
}
|
|
|
|
/* applicable only if "all_enatc" is set, which will be set from
|
|
|
|
* setup_tc method as part of configuring channels
|
|
|
|
*/
|
|
|
|
if (vsi->all_enatc) {
|
|
|
|
u8 first_droptc = ice_get_first_droptc(vsi);
|
|
|
|
|
|
|
|
/* When DCB is configured, TC for ADQ queues (which are really
|
|
|
|
* PF queues) should be the first drop TC of the main VSI
|
|
|
|
*/
|
|
|
|
ice_for_each_chnl_tc(n) {
|
|
|
|
if (!(vsi->all_enatc & BIT(n)))
|
|
|
|
break;
|
|
|
|
|
|
|
|
qoffset = vsi->mqprio_qopt.qopt.offset[n];
|
|
|
|
qcount = vsi->mqprio_qopt.qopt.count[n];
|
|
|
|
for (i = qoffset; i < (qoffset + qcount); i++) {
|
|
|
|
vsi->tx_rings[i]->dcb_tc = first_droptc;
|
|
|
|
vsi->rx_rings[i]->dcb_tc = first_droptc;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ice_dcb_ena_dis_vsi - disable certain VSIs for DCB config/reconfig
|
|
|
|
* @pf: pointer to the PF instance
|
|
|
|
* @ena: true to enable VSIs, false to disable
|
|
|
|
* @locked: true if caller holds RTNL lock, false otherwise
|
|
|
|
*
|
|
|
|
* Before a new DCB configuration can be applied, VSIs of type PF, SWITCHDEV
|
|
|
|
* and CHNL need to be brought down. Following completion of DCB configuration
|
|
|
|
* the VSIs that were downed need to be brought up again. This helper function
|
|
|
|
* does both.
|
|
|
|
*/
|
|
|
|
static void ice_dcb_ena_dis_vsi(struct ice_pf *pf, bool ena, bool locked)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
ice_for_each_vsi(pf, i) {
|
|
|
|
struct ice_vsi *vsi = pf->vsi[i];
|
|
|
|
|
|
|
|
if (!vsi)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
switch (vsi->type) {
|
|
|
|
case ICE_VSI_CHNL:
|
|
|
|
case ICE_VSI_SWITCHDEV_CTRL:
|
|
|
|
case ICE_VSI_PF:
|
|
|
|
if (ena)
|
|
|
|
ice_ena_vsi(vsi, locked);
|
|
|
|
else
|
|
|
|
ice_dis_vsi(vsi, locked);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
continue;
|
2019-03-01 07:24:27 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-02-14 05:30:59 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_bwchk - check if ETS bandwidth input parameters are correct
|
|
|
|
* @pf: pointer to the PF struct
|
|
|
|
* @dcbcfg: pointer to DCB config structure
|
|
|
|
*/
|
|
|
|
int ice_dcb_bwchk(struct ice_pf *pf, struct ice_dcbx_cfg *dcbcfg)
|
|
|
|
{
|
|
|
|
struct ice_dcb_ets_cfg *etscfg = &dcbcfg->etscfg;
|
|
|
|
u8 num_tc, total_bw = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* returns number of contigous TCs and 1 TC for non-contigous TCs,
|
|
|
|
* since at least 1 TC has to be configured
|
|
|
|
*/
|
|
|
|
num_tc = ice_dcb_get_num_tc(dcbcfg);
|
|
|
|
|
|
|
|
/* no bandwidth checks required if there's only one TC, so assign
|
|
|
|
* all bandwidth to TC0 and return
|
|
|
|
*/
|
|
|
|
if (num_tc == 1) {
|
|
|
|
etscfg->tcbwtable[0] = ICE_TC_MAX_BW;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < num_tc; i++)
|
|
|
|
total_bw += etscfg->tcbwtable[i];
|
|
|
|
|
|
|
|
if (!total_bw) {
|
|
|
|
etscfg->tcbwtable[0] = ICE_TC_MAX_BW;
|
|
|
|
} else if (total_bw != ICE_TC_MAX_BW) {
|
|
|
|
dev_err(ice_pf_to_dev(pf), "Invalid config, total bandwidth must equal 100\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/**
|
|
|
|
* ice_pf_dcb_cfg - Apply new DCB configuration
|
|
|
|
* @pf: pointer to the PF struct
|
|
|
|
* @new_cfg: DCBX config to apply
|
2019-04-17 01:24:29 +08:00
|
|
|
* @locked: is the RTNL held
|
2019-03-01 07:24:24 +08:00
|
|
|
*/
|
2019-04-17 01:24:29 +08:00
|
|
|
int ice_pf_dcb_cfg(struct ice_pf *pf, struct ice_dcbx_cfg *new_cfg, bool locked)
|
2019-03-01 07:24:24 +08:00
|
|
|
{
|
|
|
|
struct ice_aqc_port_ets_elem buf = { 0 };
|
2019-11-06 18:05:29 +08:00
|
|
|
struct ice_dcbx_cfg *old_cfg, *curr_cfg;
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2019-11-06 18:05:29 +08:00
|
|
|
int ret = ICE_DCB_NO_HW_CHG;
|
2021-05-20 22:37:50 +08:00
|
|
|
struct iidc_event *event;
|
2019-11-06 18:05:27 +08:00
|
|
|
struct ice_vsi *pf_vsi;
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
curr_cfg = &pf->hw.port_info->qos_cfg.local_dcbx_cfg;
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2019-11-06 18:05:29 +08:00
|
|
|
/* FW does not care if change happened */
|
2020-11-21 08:39:35 +08:00
|
|
|
if (!pf->hw.port_info->qos_cfg.is_sw_lldp)
|
2019-11-06 18:05:29 +08:00
|
|
|
ret = ICE_DCB_HW_CHG_RST;
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/* Enable DCB tagging only when more than one TC */
|
|
|
|
if (ice_dcb_get_num_tc(new_cfg) > 1) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "DCB tagging enabled (num TC > 1)\n");
|
2019-03-01 07:24:24 +08:00
|
|
|
set_bit(ICE_FLAG_DCB_ENA, pf->flags);
|
|
|
|
} else {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "DCB tagging disabled (num TC = 1)\n");
|
2019-03-01 07:24:24 +08:00
|
|
|
clear_bit(ICE_FLAG_DCB_ENA, pf->flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!memcmp(new_cfg, curr_cfg, sizeof(*new_cfg))) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "No change in DCB config required\n");
|
2019-03-01 07:24:24 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2020-02-14 05:30:59 +08:00
|
|
|
if (ice_dcb_bwchk(pf, new_cfg))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/* Store old config in case FW config fails */
|
2019-11-06 18:05:27 +08:00
|
|
|
old_cfg = kmemdup(curr_cfg, sizeof(*old_cfg), GFP_KERNEL);
|
|
|
|
if (!old_cfg)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_info(dev, "Commit DCB Configuration to the hardware\n");
|
2019-11-06 18:05:27 +08:00
|
|
|
pf_vsi = ice_get_main_vsi(pf);
|
|
|
|
if (!pf_vsi) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "PF VSI doesn't exist\n");
|
2019-11-06 18:05:27 +08:00
|
|
|
ret = -EINVAL;
|
|
|
|
goto free_cfg;
|
|
|
|
}
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2021-05-20 22:37:50 +08:00
|
|
|
/* Notify AUX drivers about impending change to TCs */
|
|
|
|
event = kzalloc(sizeof(*event), GFP_KERNEL);
|
2021-06-20 21:28:06 +08:00
|
|
|
if (!event) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto free_cfg;
|
|
|
|
}
|
2021-05-20 22:37:50 +08:00
|
|
|
|
|
|
|
set_bit(IIDC_EVENT_BEFORE_TC_CHANGE, event->type);
|
|
|
|
ice_send_event_to_aux(pf, event);
|
|
|
|
kfree(event);
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/* avoid race conditions by holding the lock while disabling and
|
|
|
|
* re-enabling the VSI
|
|
|
|
*/
|
2019-04-17 01:24:29 +08:00
|
|
|
if (!locked)
|
|
|
|
rtnl_lock();
|
2021-10-16 07:35:15 +08:00
|
|
|
|
|
|
|
/* disable VSIs affected by DCB changes */
|
|
|
|
ice_dcb_ena_dis_vsi(pf, false, true);
|
2019-03-01 07:24:24 +08:00
|
|
|
|
|
|
|
memcpy(curr_cfg, new_cfg, sizeof(*curr_cfg));
|
|
|
|
memcpy(&curr_cfg->etsrec, &curr_cfg->etscfg, sizeof(curr_cfg->etsrec));
|
2019-11-06 18:05:29 +08:00
|
|
|
memcpy(&new_cfg->etsrec, &curr_cfg->etscfg, sizeof(curr_cfg->etsrec));
|
2019-03-01 07:24:24 +08:00
|
|
|
|
|
|
|
/* Only send new config to HW if we are in SW LLDP mode. Otherwise,
|
|
|
|
* the new config came from the HW in the first place.
|
|
|
|
*/
|
2020-11-21 08:39:35 +08:00
|
|
|
if (pf->hw.port_info->qos_cfg.is_sw_lldp) {
|
2019-03-01 07:24:24 +08:00
|
|
|
ret = ice_set_dcb_cfg(pf->hw.port_info);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Set DCB Config failed\n");
|
2019-03-01 07:24:24 +08:00
|
|
|
/* Restore previous settings to local config */
|
|
|
|
memcpy(curr_cfg, old_cfg, sizeof(*curr_cfg));
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = ice_query_port_ets(pf->hw.port_info, &buf, sizeof(buf), NULL);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Query Port ETS failed\n");
|
2019-03-01 07:24:24 +08:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
ice_pf_dcb_recfg(pf);
|
|
|
|
|
|
|
|
out:
|
2021-10-16 07:35:15 +08:00
|
|
|
/* enable previously downed VSIs */
|
|
|
|
ice_dcb_ena_dis_vsi(pf, true, true);
|
2019-04-17 01:24:29 +08:00
|
|
|
if (!locked)
|
|
|
|
rtnl_unlock();
|
2019-11-06 18:05:27 +08:00
|
|
|
free_cfg:
|
|
|
|
kfree(old_cfg);
|
2019-03-01 07:24:24 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-07-25 16:55:33 +08:00
|
|
|
/**
|
|
|
|
* ice_cfg_etsrec_defaults - Set default ETS recommended DCB config
|
|
|
|
* @pi: port information structure
|
|
|
|
*/
|
|
|
|
static void ice_cfg_etsrec_defaults(struct ice_port_info *pi)
|
|
|
|
{
|
2020-11-21 08:39:35 +08:00
|
|
|
struct ice_dcbx_cfg *dcbcfg = &pi->qos_cfg.local_dcbx_cfg;
|
2019-07-25 16:55:33 +08:00
|
|
|
u8 i;
|
|
|
|
|
|
|
|
/* Ensure ETS recommended DCB configuration is not already set */
|
|
|
|
if (dcbcfg->etsrec.maxtcs)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/* In CEE mode, set the default to 1 TC */
|
|
|
|
dcbcfg->etsrec.maxtcs = 1;
|
|
|
|
for (i = 0; i < ICE_MAX_TRAFFIC_CLASS; i++) {
|
|
|
|
dcbcfg->etsrec.tcbwtable[i] = i ? 0 : 100;
|
|
|
|
dcbcfg->etsrec.tsatable[i] = i ? ICE_IEEE_TSA_STRICT :
|
|
|
|
ICE_IEEE_TSA_ETS;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ice_dcb_need_recfg - Check if DCB needs reconfig
|
|
|
|
* @pf: board private structure
|
|
|
|
* @old_cfg: current DCB config
|
|
|
|
* @new_cfg: new DCB config
|
|
|
|
*/
|
|
|
|
static bool
|
|
|
|
ice_dcb_need_recfg(struct ice_pf *pf, struct ice_dcbx_cfg *old_cfg,
|
|
|
|
struct ice_dcbx_cfg *new_cfg)
|
|
|
|
{
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2019-07-25 16:55:33 +08:00
|
|
|
bool need_reconfig = false;
|
|
|
|
|
|
|
|
/* Check if ETS configuration has changed */
|
|
|
|
if (memcmp(&new_cfg->etscfg, &old_cfg->etscfg,
|
|
|
|
sizeof(new_cfg->etscfg))) {
|
|
|
|
/* If Priority Table has changed reconfig is needed */
|
|
|
|
if (memcmp(&new_cfg->etscfg.prio_table,
|
|
|
|
&old_cfg->etscfg.prio_table,
|
|
|
|
sizeof(new_cfg->etscfg.prio_table))) {
|
|
|
|
need_reconfig = true;
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "ETS UP2TC changed.\n");
|
2019-07-25 16:55:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (memcmp(&new_cfg->etscfg.tcbwtable,
|
|
|
|
&old_cfg->etscfg.tcbwtable,
|
|
|
|
sizeof(new_cfg->etscfg.tcbwtable)))
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "ETS TC BW Table changed.\n");
|
2019-07-25 16:55:33 +08:00
|
|
|
|
|
|
|
if (memcmp(&new_cfg->etscfg.tsatable,
|
|
|
|
&old_cfg->etscfg.tsatable,
|
|
|
|
sizeof(new_cfg->etscfg.tsatable)))
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "ETS TSA Table changed.\n");
|
2019-07-25 16:55:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Check if PFC configuration has changed */
|
|
|
|
if (memcmp(&new_cfg->pfc, &old_cfg->pfc, sizeof(new_cfg->pfc))) {
|
|
|
|
need_reconfig = true;
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "PFC config change detected.\n");
|
2019-07-25 16:55:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Check if APP Table has changed */
|
|
|
|
if (memcmp(&new_cfg->app, &old_cfg->app, sizeof(new_cfg->app))) {
|
|
|
|
need_reconfig = true;
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "APP Table change detected.\n");
|
2019-07-25 16:55:33 +08:00
|
|
|
}
|
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "dcb need_reconfig=%d\n", need_reconfig);
|
2019-07-25 16:55:33 +08:00
|
|
|
return need_reconfig;
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:30 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_rebuild - rebuild DCB post reset
|
|
|
|
* @pf: physical function instance
|
|
|
|
*/
|
|
|
|
void ice_dcb_rebuild(struct ice_pf *pf)
|
|
|
|
{
|
|
|
|
struct ice_aqc_port_ets_elem buf = { 0 };
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2020-02-06 17:19:59 +08:00
|
|
|
struct ice_dcbx_cfg *err_cfg;
|
2019-03-01 07:24:30 +08:00
|
|
|
enum ice_status ret;
|
|
|
|
|
|
|
|
ret = ice_query_port_ets(pf->hw.port_info, &buf, sizeof(buf), NULL);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Query Port ETS failed\n");
|
2019-03-01 07:24:30 +08:00
|
|
|
goto dcb_error;
|
|
|
|
}
|
|
|
|
|
2020-02-06 17:19:59 +08:00
|
|
|
mutex_lock(&pf->tc_mutex);
|
2019-07-25 16:55:33 +08:00
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
if (!pf->hw.port_info->qos_cfg.is_sw_lldp)
|
2020-02-06 17:19:59 +08:00
|
|
|
ice_cfg_etsrec_defaults(pf->hw.port_info);
|
2019-07-25 16:55:33 +08:00
|
|
|
|
2019-03-01 07:24:30 +08:00
|
|
|
ret = ice_set_dcb_cfg(pf->hw.port_info);
|
|
|
|
if (ret) {
|
2020-02-06 17:19:59 +08:00
|
|
|
dev_err(dev, "Failed to set DCB config in rebuild\n");
|
2019-03-01 07:24:30 +08:00
|
|
|
goto dcb_error;
|
|
|
|
}
|
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
if (!pf->hw.port_info->qos_cfg.is_sw_lldp) {
|
2020-02-06 17:19:59 +08:00
|
|
|
ret = ice_cfg_lldp_mib_change(&pf->hw, true);
|
2020-11-21 08:39:35 +08:00
|
|
|
if (ret && !pf->hw.port_info->qos_cfg.is_sw_lldp) {
|
2020-02-06 17:19:59 +08:00
|
|
|
dev_err(dev, "Failed to register for MIB changes\n");
|
|
|
|
goto dcb_error;
|
|
|
|
}
|
2019-03-01 07:24:30 +08:00
|
|
|
}
|
|
|
|
|
2020-07-14 04:53:06 +08:00
|
|
|
dev_info(dev, "DCB info restored\n");
|
2019-03-01 07:24:30 +08:00
|
|
|
ret = ice_query_port_ets(pf->hw.port_info, &buf, sizeof(buf), NULL);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Query Port ETS failed\n");
|
2019-03-01 07:24:30 +08:00
|
|
|
goto dcb_error;
|
|
|
|
}
|
|
|
|
|
2020-02-06 17:19:59 +08:00
|
|
|
mutex_unlock(&pf->tc_mutex);
|
|
|
|
|
2019-03-01 07:24:30 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
dcb_error:
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Disabling DCB until new settings occur\n");
|
2020-02-06 17:19:59 +08:00
|
|
|
err_cfg = kzalloc(sizeof(*err_cfg), GFP_KERNEL);
|
|
|
|
if (!err_cfg) {
|
|
|
|
mutex_unlock(&pf->tc_mutex);
|
2019-11-08 22:23:25 +08:00
|
|
|
return;
|
2020-02-06 17:19:59 +08:00
|
|
|
}
|
2019-11-08 22:23:25 +08:00
|
|
|
|
2020-02-06 17:19:59 +08:00
|
|
|
err_cfg->etscfg.willing = true;
|
|
|
|
err_cfg->etscfg.tcbwtable[0] = ICE_TC_MAX_BW;
|
|
|
|
err_cfg->etscfg.tsatable[0] = ICE_IEEE_TSA_ETS;
|
|
|
|
memcpy(&err_cfg->etsrec, &err_cfg->etscfg, sizeof(err_cfg->etsrec));
|
2019-12-12 19:13:04 +08:00
|
|
|
/* Coverity warns the return code of ice_pf_dcb_cfg() is not checked
|
|
|
|
* here as is done for other calls to that function. That check is
|
|
|
|
* not necessary since this is in this function's error cleanup path.
|
|
|
|
* Suppress the Coverity warning with the following comment...
|
|
|
|
*/
|
|
|
|
/* coverity[check_return] */
|
2020-02-06 17:19:59 +08:00
|
|
|
ice_pf_dcb_cfg(pf, err_cfg, false);
|
|
|
|
kfree(err_cfg);
|
|
|
|
|
|
|
|
mutex_unlock(&pf->tc_mutex);
|
2019-03-01 07:24:30 +08:00
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:24 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_init_cfg - set the initial DCB config in SW
|
2019-04-17 01:35:03 +08:00
|
|
|
* @pf: PF to apply config to
|
2019-04-17 01:24:29 +08:00
|
|
|
* @locked: Is the RTNL held
|
2019-03-01 07:24:24 +08:00
|
|
|
*/
|
2019-04-17 01:24:29 +08:00
|
|
|
static int ice_dcb_init_cfg(struct ice_pf *pf, bool locked)
|
2019-03-01 07:24:24 +08:00
|
|
|
{
|
|
|
|
struct ice_dcbx_cfg *newcfg;
|
|
|
|
struct ice_port_info *pi;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
pi = pf->hw.port_info;
|
2020-11-21 08:39:35 +08:00
|
|
|
newcfg = kmemdup(&pi->qos_cfg.local_dcbx_cfg, sizeof(*newcfg),
|
|
|
|
GFP_KERNEL);
|
2019-03-01 07:24:24 +08:00
|
|
|
if (!newcfg)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
memset(&pi->qos_cfg.local_dcbx_cfg, 0, sizeof(*newcfg));
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_info(ice_pf_to_dev(pf), "Configuring initial DCB values\n");
|
2019-04-17 01:24:29 +08:00
|
|
|
if (ice_pf_dcb_cfg(pf, newcfg, locked))
|
2019-03-01 07:24:24 +08:00
|
|
|
ret = -EINVAL;
|
|
|
|
|
2019-11-08 22:23:25 +08:00
|
|
|
kfree(newcfg);
|
2019-03-01 07:24:24 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:25 +08:00
|
|
|
/**
|
2020-02-06 17:20:13 +08:00
|
|
|
* ice_dcb_sw_dflt_cfg - Apply a default DCB config
|
2019-04-17 01:35:03 +08:00
|
|
|
* @pf: PF to apply config to
|
2020-02-06 17:20:13 +08:00
|
|
|
* @ets_willing: configure ETS willing
|
2019-04-17 01:24:29 +08:00
|
|
|
* @locked: was this function called with RTNL held
|
2019-03-01 07:24:25 +08:00
|
|
|
*/
|
2021-08-07 04:53:56 +08:00
|
|
|
int ice_dcb_sw_dflt_cfg(struct ice_pf *pf, bool ets_willing, bool locked)
|
2019-03-01 07:24:25 +08:00
|
|
|
{
|
|
|
|
struct ice_aqc_port_ets_elem buf = { 0 };
|
|
|
|
struct ice_dcbx_cfg *dcbcfg;
|
|
|
|
struct ice_port_info *pi;
|
|
|
|
struct ice_hw *hw;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
hw = &pf->hw;
|
|
|
|
pi = hw->port_info;
|
2019-11-08 22:23:25 +08:00
|
|
|
dcbcfg = kzalloc(sizeof(*dcbcfg), GFP_KERNEL);
|
|
|
|
if (!dcbcfg)
|
|
|
|
return -ENOMEM;
|
2019-03-01 07:24:25 +08:00
|
|
|
|
2020-11-21 08:39:35 +08:00
|
|
|
memset(&pi->qos_cfg.local_dcbx_cfg, 0, sizeof(*dcbcfg));
|
2019-03-01 07:24:25 +08:00
|
|
|
|
2019-10-09 22:09:43 +08:00
|
|
|
dcbcfg->etscfg.willing = ets_willing ? 1 : 0;
|
2019-08-08 22:39:24 +08:00
|
|
|
dcbcfg->etscfg.maxtcs = hw->func_caps.common_cap.maxtc;
|
2019-03-01 07:24:25 +08:00
|
|
|
dcbcfg->etscfg.tcbwtable[0] = 100;
|
|
|
|
dcbcfg->etscfg.tsatable[0] = ICE_IEEE_TSA_ETS;
|
|
|
|
|
|
|
|
memcpy(&dcbcfg->etsrec, &dcbcfg->etscfg,
|
|
|
|
sizeof(dcbcfg->etsrec));
|
|
|
|
dcbcfg->etsrec.willing = 0;
|
|
|
|
|
|
|
|
dcbcfg->pfc.willing = 1;
|
2019-08-08 22:39:24 +08:00
|
|
|
dcbcfg->pfc.pfccap = hw->func_caps.common_cap.maxtc;
|
2019-03-01 07:24:25 +08:00
|
|
|
|
|
|
|
dcbcfg->numapps = 1;
|
|
|
|
dcbcfg->app[0].selector = ICE_APP_SEL_ETHTYPE;
|
|
|
|
dcbcfg->app[0].priority = 3;
|
2021-03-03 02:12:06 +08:00
|
|
|
dcbcfg->app[0].prot_id = ETH_P_FCOE;
|
2019-03-01 07:24:25 +08:00
|
|
|
|
2019-04-17 01:24:29 +08:00
|
|
|
ret = ice_pf_dcb_cfg(pf, dcbcfg, locked);
|
2019-11-08 22:23:25 +08:00
|
|
|
kfree(dcbcfg);
|
2019-03-01 07:24:25 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return ice_query_port_ets(pi, &buf, sizeof(buf), NULL);
|
|
|
|
}
|
|
|
|
|
2019-10-09 22:09:43 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_tc_contig - Check that TCs are contiguous
|
|
|
|
* @prio_table: pointer to priority table
|
|
|
|
*
|
|
|
|
* Check if TCs begin with TC0 and are contiguous
|
|
|
|
*/
|
|
|
|
static bool ice_dcb_tc_contig(u8 *prio_table)
|
|
|
|
{
|
2020-05-08 08:41:01 +08:00
|
|
|
bool found_empty = false;
|
|
|
|
u8 used_tc = 0;
|
2019-10-09 22:09:43 +08:00
|
|
|
int i;
|
|
|
|
|
2020-05-08 08:41:01 +08:00
|
|
|
/* Create a bitmap of used TCs */
|
|
|
|
for (i = 0; i < CEE_DCBX_MAX_PRIO; i++)
|
|
|
|
used_tc |= BIT(prio_table[i]);
|
2019-10-09 22:09:43 +08:00
|
|
|
|
2020-05-08 08:41:01 +08:00
|
|
|
for (i = 0; i < CEE_DCBX_MAX_PRIO; i++) {
|
|
|
|
if (used_tc & BIT(i)) {
|
|
|
|
if (found_empty)
|
|
|
|
return false;
|
|
|
|
} else {
|
|
|
|
found_empty = true;
|
|
|
|
}
|
2019-10-09 22:09:43 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ice_dcb_noncontig_cfg - Configure DCB for non-contiguous TCs
|
|
|
|
* @pf: pointer to the PF struct
|
|
|
|
*
|
|
|
|
* If non-contiguous TCs, then configure SW DCB with TC0 and ETS non-willing
|
|
|
|
*/
|
|
|
|
static int ice_dcb_noncontig_cfg(struct ice_pf *pf)
|
|
|
|
{
|
2020-11-21 08:39:35 +08:00
|
|
|
struct ice_dcbx_cfg *dcbcfg = &pf->hw.port_info->qos_cfg.local_dcbx_cfg;
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2019-10-09 22:09:43 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Configure SW DCB default with ETS non-willing */
|
|
|
|
ret = ice_dcb_sw_dflt_cfg(pf, false, true);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Failed to set local DCB config %d\n", ret);
|
2019-10-09 22:09:43 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reconfigure with ETS willing so that FW will send LLDP MIB event */
|
|
|
|
dcbcfg->etscfg.willing = 1;
|
|
|
|
ret = ice_set_dcb_cfg(pf->hw.port_info);
|
|
|
|
if (ret)
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Failed to set DCB to unwilling\n");
|
2019-10-09 22:09:43 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ice_pf_dcb_recfg - Reconfigure all VEBs and VSIs
|
|
|
|
* @pf: pointer to the PF struct
|
|
|
|
*
|
|
|
|
* Assumed caller has already disabled all VSIs before
|
|
|
|
* calling this function. Reconfiguring DCB based on
|
|
|
|
* local_dcbx_cfg.
|
|
|
|
*/
|
2019-11-08 22:23:29 +08:00
|
|
|
void ice_pf_dcb_recfg(struct ice_pf *pf)
|
2019-10-09 22:09:43 +08:00
|
|
|
{
|
2020-11-21 08:39:35 +08:00
|
|
|
struct ice_dcbx_cfg *dcbcfg = &pf->hw.port_info->qos_cfg.local_dcbx_cfg;
|
2021-05-20 22:37:50 +08:00
|
|
|
struct iidc_event *event;
|
2019-10-09 22:09:43 +08:00
|
|
|
u8 tc_map = 0;
|
|
|
|
int v, ret;
|
|
|
|
|
|
|
|
/* Update each VSI */
|
|
|
|
ice_for_each_vsi(pf, v) {
|
2019-11-08 22:23:26 +08:00
|
|
|
struct ice_vsi *vsi = pf->vsi[v];
|
|
|
|
|
|
|
|
if (!vsi)
|
2019-10-09 22:09:43 +08:00
|
|
|
continue;
|
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
if (vsi->type == ICE_VSI_PF) {
|
2019-10-09 22:09:43 +08:00
|
|
|
tc_map = ice_dcb_get_ena_tc(dcbcfg);
|
|
|
|
|
|
|
|
/* If DCBX request non-contiguous TC, then configure
|
|
|
|
* default TC
|
|
|
|
*/
|
|
|
|
if (!ice_dcb_tc_contig(dcbcfg->etscfg.prio_table)) {
|
|
|
|
tc_map = ICE_DFLT_TRAFFIC_CLASS;
|
|
|
|
ice_dcb_noncontig_cfg(pf);
|
|
|
|
}
|
2021-10-16 07:35:15 +08:00
|
|
|
} else if (vsi->type == ICE_VSI_CHNL) {
|
|
|
|
tc_map = BIT(ice_get_first_droptc(vsi));
|
2019-10-09 22:09:43 +08:00
|
|
|
} else {
|
|
|
|
tc_map = ICE_DFLT_TRAFFIC_CLASS;
|
|
|
|
}
|
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
ret = ice_vsi_cfg_tc(vsi, tc_map);
|
2019-10-09 22:09:43 +08:00
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(ice_pf_to_dev(pf), "Failed to config TC for VSI index: %d\n",
|
|
|
|
vsi->idx);
|
2019-10-09 22:09:43 +08:00
|
|
|
continue;
|
|
|
|
}
|
2021-10-16 07:35:15 +08:00
|
|
|
/* no need to proceed with remaining cfg if it is CHNL
|
|
|
|
* or switchdev VSI
|
2021-08-20 08:08:59 +08:00
|
|
|
*/
|
2021-10-16 07:35:15 +08:00
|
|
|
if (vsi->type == ICE_VSI_CHNL ||
|
|
|
|
vsi->type == ICE_VSI_SWITCHDEV_CTRL)
|
2021-08-20 08:08:59 +08:00
|
|
|
continue;
|
2019-10-09 22:09:43 +08:00
|
|
|
|
2019-11-08 22:23:26 +08:00
|
|
|
ice_vsi_map_rings_to_vectors(vsi);
|
|
|
|
if (vsi->type == ICE_VSI_PF)
|
|
|
|
ice_dcbnl_set_all(vsi);
|
2019-10-09 22:09:43 +08:00
|
|
|
}
|
2021-05-20 22:37:50 +08:00
|
|
|
/* Notify the AUX drivers that TC change is finished */
|
|
|
|
event = kzalloc(sizeof(*event), GFP_KERNEL);
|
|
|
|
if (!event)
|
|
|
|
return;
|
|
|
|
|
|
|
|
set_bit(IIDC_EVENT_AFTER_TC_CHANGE, event->type);
|
|
|
|
ice_send_event_to_aux(pf, event);
|
|
|
|
kfree(event);
|
2019-10-09 22:09:43 +08:00
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:22 +08:00
|
|
|
/**
|
|
|
|
* ice_init_pf_dcb - initialize DCB for a PF
|
2019-04-17 01:35:03 +08:00
|
|
|
* @pf: PF to initialize DCB for
|
2019-04-17 01:24:29 +08:00
|
|
|
* @locked: Was function called with RTNL held
|
2019-03-01 07:24:22 +08:00
|
|
|
*/
|
2019-04-17 01:24:29 +08:00
|
|
|
int ice_init_pf_dcb(struct ice_pf *pf, bool locked)
|
2019-03-01 07:24:22 +08:00
|
|
|
{
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2019-03-01 07:24:22 +08:00
|
|
|
struct ice_port_info *port_info;
|
|
|
|
struct ice_hw *hw = &pf->hw;
|
2019-03-01 07:24:24 +08:00
|
|
|
int err;
|
2019-03-01 07:24:22 +08:00
|
|
|
|
|
|
|
port_info = hw->port_info;
|
|
|
|
|
2019-09-03 16:31:05 +08:00
|
|
|
err = ice_init_dcb(hw, false);
|
2020-11-21 08:39:35 +08:00
|
|
|
if (err && !port_info->qos_cfg.is_sw_lldp) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Error initializing DCB %d\n", err);
|
2019-08-08 22:39:25 +08:00
|
|
|
goto dcb_init_err;
|
|
|
|
}
|
|
|
|
|
2020-02-06 17:20:10 +08:00
|
|
|
dev_info(dev, "DCB is enabled in the hardware, max number of TCs supported on this port are %d\n",
|
2019-08-08 22:39:25 +08:00
|
|
|
pf->hw.func_caps.common_cap.maxtc);
|
2019-03-01 07:24:25 +08:00
|
|
|
if (err) {
|
2019-11-06 18:05:32 +08:00
|
|
|
struct ice_vsi *pf_vsi;
|
|
|
|
|
2019-07-29 17:04:44 +08:00
|
|
|
/* FW LLDP is disabled, activate SW DCBX/LLDP mode */
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_info(dev, "FW LLDP is disabled, DCBx/LLDP in SW mode.\n");
|
2019-07-29 17:04:50 +08:00
|
|
|
clear_bit(ICE_FLAG_FW_LLDP_AGENT, pf->flags);
|
2021-08-07 04:53:56 +08:00
|
|
|
err = ice_aq_set_pfc_mode(&pf->hw, ICE_AQC_PFC_VLAN_BASED_PFC,
|
|
|
|
NULL);
|
|
|
|
if (err)
|
|
|
|
dev_info(dev, "Failed to set VLAN PFC mode\n");
|
|
|
|
|
2019-10-09 22:09:43 +08:00
|
|
|
err = ice_dcb_sw_dflt_cfg(pf, true, locked);
|
2019-03-01 07:24:25 +08:00
|
|
|
if (err) {
|
2020-02-06 17:20:10 +08:00
|
|
|
dev_err(dev, "Failed to set local DCB config %d\n",
|
|
|
|
err);
|
2019-03-01 07:24:25 +08:00
|
|
|
err = -EIO;
|
|
|
|
goto dcb_init_err;
|
|
|
|
}
|
|
|
|
|
2019-11-06 18:05:32 +08:00
|
|
|
/* If the FW DCBX engine is not running then Rx LLDP packets
|
|
|
|
* need to be redirected up the stack.
|
|
|
|
*/
|
|
|
|
pf_vsi = ice_get_main_vsi(pf);
|
|
|
|
if (!pf_vsi) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Failed to set local DCB config\n");
|
2019-11-06 18:05:32 +08:00
|
|
|
err = -EIO;
|
|
|
|
goto dcb_init_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
ice_cfg_sw_lldp(pf_vsi, false, true);
|
|
|
|
|
2020-02-14 05:31:20 +08:00
|
|
|
pf->dcbx_cap = ice_dcb_get_mode(port_info, true);
|
2019-03-01 07:24:25 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2019-07-29 17:04:50 +08:00
|
|
|
set_bit(ICE_FLAG_FW_LLDP_AGENT, pf->flags);
|
2019-07-29 17:04:44 +08:00
|
|
|
|
2020-02-14 05:31:20 +08:00
|
|
|
/* DCBX/LLDP enabled in FW, set DCBNL mode advertisement */
|
|
|
|
pf->dcbx_cap = ice_dcb_get_mode(port_info, false);
|
2019-03-01 07:24:24 +08:00
|
|
|
|
2019-04-17 01:24:29 +08:00
|
|
|
err = ice_dcb_init_cfg(pf, locked);
|
2019-03-01 07:24:24 +08:00
|
|
|
if (err)
|
|
|
|
goto dcb_init_err;
|
|
|
|
|
|
|
|
return err;
|
|
|
|
|
|
|
|
dcb_init_err:
|
|
|
|
dev_err(dev, "DCB init failed\n");
|
|
|
|
return err;
|
2019-03-01 07:24:22 +08:00
|
|
|
}
|
2019-03-01 07:24:26 +08:00
|
|
|
|
2019-03-01 07:24:29 +08:00
|
|
|
/**
|
|
|
|
* ice_update_dcb_stats - Update DCB stats counters
|
|
|
|
* @pf: PF whose stats needs to be updated
|
|
|
|
*/
|
|
|
|
void ice_update_dcb_stats(struct ice_pf *pf)
|
|
|
|
{
|
|
|
|
struct ice_hw_port_stats *prev_ps, *cur_ps;
|
|
|
|
struct ice_hw *hw = &pf->hw;
|
2019-07-25 17:53:53 +08:00
|
|
|
u8 port;
|
2019-03-01 07:24:29 +08:00
|
|
|
int i;
|
|
|
|
|
2019-07-25 17:53:53 +08:00
|
|
|
port = hw->port_info->lport;
|
2019-03-01 07:24:29 +08:00
|
|
|
prev_ps = &pf->stats_prev;
|
|
|
|
cur_ps = &pf->stats;
|
|
|
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
2019-07-25 17:53:53 +08:00
|
|
|
ice_stat_update32(hw, GLPRT_PXOFFRXC(port, i),
|
2019-03-01 07:24:29 +08:00
|
|
|
pf->stat_prev_loaded,
|
|
|
|
&prev_ps->priority_xoff_rx[i],
|
|
|
|
&cur_ps->priority_xoff_rx[i]);
|
2019-07-25 17:53:53 +08:00
|
|
|
ice_stat_update32(hw, GLPRT_PXONRXC(port, i),
|
2019-03-01 07:24:29 +08:00
|
|
|
pf->stat_prev_loaded,
|
|
|
|
&prev_ps->priority_xon_rx[i],
|
|
|
|
&cur_ps->priority_xon_rx[i]);
|
2019-07-25 17:53:53 +08:00
|
|
|
ice_stat_update32(hw, GLPRT_PXONTXC(port, i),
|
2019-03-01 07:24:29 +08:00
|
|
|
pf->stat_prev_loaded,
|
|
|
|
&prev_ps->priority_xon_tx[i],
|
|
|
|
&cur_ps->priority_xon_tx[i]);
|
2019-07-25 17:53:53 +08:00
|
|
|
ice_stat_update32(hw, GLPRT_PXOFFTXC(port, i),
|
2019-03-01 07:24:29 +08:00
|
|
|
pf->stat_prev_loaded,
|
|
|
|
&prev_ps->priority_xoff_tx[i],
|
|
|
|
&cur_ps->priority_xoff_tx[i]);
|
2019-07-25 17:53:53 +08:00
|
|
|
ice_stat_update32(hw, GLPRT_RXON2OFFCNT(port, i),
|
2019-03-01 07:24:29 +08:00
|
|
|
pf->stat_prev_loaded,
|
|
|
|
&prev_ps->priority_xon_2_xoff[i],
|
|
|
|
&cur_ps->priority_xon_2_xoff[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:28 +08:00
|
|
|
/**
|
|
|
|
* ice_tx_prepare_vlan_flags_dcb - prepare VLAN tagging for DCB
|
|
|
|
* @tx_ring: ring to send buffer on
|
|
|
|
* @first: pointer to struct ice_tx_buf
|
2020-05-16 08:51:19 +08:00
|
|
|
*
|
|
|
|
* This should not be called if the outer VLAN is software offloaded as the VLAN
|
|
|
|
* tag will already be configured with the correct ID and priority bits
|
2019-03-01 07:24:28 +08:00
|
|
|
*/
|
2020-05-16 08:51:19 +08:00
|
|
|
void
|
2021-08-19 19:59:58 +08:00
|
|
|
ice_tx_prepare_vlan_flags_dcb(struct ice_tx_ring *tx_ring,
|
2019-03-01 07:24:28 +08:00
|
|
|
struct ice_tx_buf *first)
|
|
|
|
{
|
|
|
|
struct sk_buff *skb = first->skb;
|
|
|
|
|
|
|
|
if (!test_bit(ICE_FLAG_DCB_ENA, tx_ring->vsi->back->flags))
|
2020-05-16 08:51:19 +08:00
|
|
|
return;
|
2019-03-01 07:24:28 +08:00
|
|
|
|
|
|
|
/* Insert 802.1p priority into VLAN header */
|
2020-05-16 08:51:19 +08:00
|
|
|
if ((first->tx_flags & ICE_TX_FLAGS_HW_VLAN) ||
|
2019-03-01 07:24:28 +08:00
|
|
|
skb->priority != TC_PRIO_CONTROL) {
|
|
|
|
first->tx_flags &= ~ICE_TX_FLAGS_VLAN_PR_M;
|
|
|
|
/* Mask the lower 3 bits to set the 802.1p priority */
|
|
|
|
first->tx_flags |= (skb->priority & 0x7) <<
|
|
|
|
ICE_TX_FLAGS_VLAN_PR_S;
|
2020-05-16 08:51:19 +08:00
|
|
|
/* if this is not already set it means a VLAN 0 + priority needs
|
|
|
|
* to be offloaded
|
|
|
|
*/
|
|
|
|
first->tx_flags |= ICE_TX_FLAGS_HW_VLAN;
|
2019-03-01 07:24:28 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-03-01 07:24:26 +08:00
|
|
|
/**
|
|
|
|
* ice_dcb_process_lldp_set_mib_change - Process MIB change
|
|
|
|
* @pf: ptr to ice_pf
|
|
|
|
* @event: pointer to the admin queue receive event
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
ice_dcb_process_lldp_set_mib_change(struct ice_pf *pf,
|
|
|
|
struct ice_rq_event_info *event)
|
|
|
|
{
|
2019-04-17 01:24:31 +08:00
|
|
|
struct ice_aqc_port_ets_elem buf = { 0 };
|
2019-11-08 22:23:26 +08:00
|
|
|
struct device *dev = ice_pf_to_dev(pf);
|
2019-04-17 01:24:31 +08:00
|
|
|
struct ice_aqc_lldp_get_mib *mib;
|
|
|
|
struct ice_dcbx_cfg tmp_dcbx_cfg;
|
|
|
|
bool need_reconfig = false;
|
|
|
|
struct ice_port_info *pi;
|
2020-02-28 02:15:04 +08:00
|
|
|
u8 mib_type;
|
2019-04-17 01:24:31 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Not DCB capable or capability disabled */
|
|
|
|
if (!(test_bit(ICE_FLAG_DCB_CAPABLE, pf->flags)))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (pf->dcbx_cap & DCB_CAP_DCBX_HOST) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "MIB Change Event in HOST mode\n");
|
2019-04-17 01:24:31 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
pi = pf->hw.port_info;
|
|
|
|
mib = (struct ice_aqc_lldp_get_mib *)&event->desc.params.raw;
|
|
|
|
/* Ignore if event is not for Nearest Bridge */
|
2020-02-28 02:15:04 +08:00
|
|
|
mib_type = ((mib->type >> ICE_AQ_LLDP_BRID_TYPE_S) &
|
|
|
|
ICE_AQ_LLDP_BRID_TYPE_M);
|
|
|
|
dev_dbg(dev, "LLDP event MIB bridge type 0x%x\n", mib_type);
|
|
|
|
if (mib_type != ICE_AQ_LLDP_BRID_TYPE_NEAREST_BRID)
|
2019-04-17 01:24:31 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
/* Check MIB Type and return if event for Remote MIB update */
|
2020-02-28 02:15:04 +08:00
|
|
|
mib_type = mib->type & ICE_AQ_LLDP_MIB_TYPE_M;
|
|
|
|
dev_dbg(dev, "LLDP event mib type %s\n", mib_type ? "remote" : "local");
|
|
|
|
if (mib_type == ICE_AQ_LLDP_MIB_REMOTE) {
|
2019-04-17 01:24:31 +08:00
|
|
|
/* Update the remote cached instance and return */
|
|
|
|
ret = ice_aq_get_dcb_cfg(pi->hw, ICE_AQ_LLDP_MIB_REMOTE,
|
|
|
|
ICE_AQ_LLDP_BRID_TYPE_NEAREST_BRID,
|
2020-11-21 08:39:35 +08:00
|
|
|
&pi->qos_cfg.remote_dcbx_cfg);
|
2019-04-17 01:24:31 +08:00
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Failed to get remote DCB config\n");
|
2019-03-01 07:24:26 +08:00
|
|
|
return;
|
2019-04-17 01:24:31 +08:00
|
|
|
}
|
|
|
|
}
|
2019-03-01 07:24:26 +08:00
|
|
|
|
2020-02-06 17:19:59 +08:00
|
|
|
mutex_lock(&pf->tc_mutex);
|
|
|
|
|
2019-04-17 01:24:31 +08:00
|
|
|
/* store the old configuration */
|
2020-11-21 08:39:35 +08:00
|
|
|
tmp_dcbx_cfg = pf->hw.port_info->qos_cfg.local_dcbx_cfg;
|
2019-03-01 07:24:26 +08:00
|
|
|
|
2019-04-17 01:35:03 +08:00
|
|
|
/* Reset the old DCBX configuration data */
|
2020-11-21 08:39:35 +08:00
|
|
|
memset(&pi->qos_cfg.local_dcbx_cfg, 0,
|
|
|
|
sizeof(pi->qos_cfg.local_dcbx_cfg));
|
2019-03-01 07:24:26 +08:00
|
|
|
|
2019-04-17 01:35:03 +08:00
|
|
|
/* Get updated DCBX data from firmware */
|
2019-04-17 01:24:31 +08:00
|
|
|
ret = ice_get_dcb_cfg(pf->hw.port_info);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Failed to get DCB config\n");
|
2020-02-06 17:19:59 +08:00
|
|
|
goto out;
|
2019-04-17 01:24:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* No change detected in DCBX configs */
|
2020-11-21 08:39:35 +08:00
|
|
|
if (!memcmp(&tmp_dcbx_cfg, &pi->qos_cfg.local_dcbx_cfg,
|
|
|
|
sizeof(tmp_dcbx_cfg))) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "No change detected in DCBX configuration.\n");
|
2020-02-06 17:19:59 +08:00
|
|
|
goto out;
|
2019-03-01 07:24:26 +08:00
|
|
|
}
|
2019-04-17 01:24:31 +08:00
|
|
|
|
2020-02-28 02:14:57 +08:00
|
|
|
pf->dcbx_cap = ice_dcb_get_mode(pi, false);
|
|
|
|
|
2019-04-17 01:24:31 +08:00
|
|
|
need_reconfig = ice_dcb_need_recfg(pf, &tmp_dcbx_cfg,
|
2020-11-21 08:39:35 +08:00
|
|
|
&pi->qos_cfg.local_dcbx_cfg);
|
|
|
|
ice_dcbnl_flush_apps(pf, &tmp_dcbx_cfg, &pi->qos_cfg.local_dcbx_cfg);
|
2019-04-17 01:24:31 +08:00
|
|
|
if (!need_reconfig)
|
2020-02-06 17:19:59 +08:00
|
|
|
goto out;
|
2019-04-17 01:24:31 +08:00
|
|
|
|
|
|
|
/* Enable DCB tagging only when more than one TC */
|
2020-11-21 08:39:35 +08:00
|
|
|
if (ice_dcb_get_num_tc(&pi->qos_cfg.local_dcbx_cfg) > 1) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "DCB tagging enabled (num TC > 1)\n");
|
2019-04-17 01:24:31 +08:00
|
|
|
set_bit(ICE_FLAG_DCB_ENA, pf->flags);
|
|
|
|
} else {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_dbg(dev, "DCB tagging disabled (num TC = 1)\n");
|
2019-04-17 01:24:31 +08:00
|
|
|
clear_bit(ICE_FLAG_DCB_ENA, pf->flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
rtnl_lock();
|
2021-10-16 07:35:15 +08:00
|
|
|
/* disable VSIs affected by DCB changes */
|
|
|
|
ice_dcb_ena_dis_vsi(pf, false, true);
|
2019-04-17 01:24:31 +08:00
|
|
|
|
|
|
|
ret = ice_query_port_ets(pf->hw.port_info, &buf, sizeof(buf), NULL);
|
|
|
|
if (ret) {
|
2019-11-08 22:23:26 +08:00
|
|
|
dev_err(dev, "Query Port ETS failed\n");
|
2020-02-06 17:19:59 +08:00
|
|
|
goto unlock_rtnl;
|
2019-04-17 01:24:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* changes in configuration update VSI */
|
|
|
|
ice_pf_dcb_recfg(pf);
|
|
|
|
|
2021-10-16 07:35:15 +08:00
|
|
|
/* enable previously downed VSIs */
|
|
|
|
ice_dcb_ena_dis_vsi(pf, true, true);
|
2020-02-06 17:19:59 +08:00
|
|
|
unlock_rtnl:
|
2019-04-17 01:24:31 +08:00
|
|
|
rtnl_unlock();
|
2020-02-06 17:19:59 +08:00
|
|
|
out:
|
|
|
|
mutex_unlock(&pf->tc_mutex);
|
2019-03-01 07:24:26 +08:00
|
|
|
}
|