2016-06-30 03:05:23 +08:00
|
|
|
# Common objects
|
|
|
|
obj-$(CONFIG_SUNXI_CCU) += ccu_common.o
|
|
|
|
obj-$(CONFIG_SUNXI_CCU) += ccu_reset.o
|
2016-06-30 03:05:24 +08:00
|
|
|
|
|
|
|
# Base clock types
|
2016-06-30 03:05:28 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_DIV) += ccu_div.o
|
2016-06-30 03:05:24 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_FRAC) += ccu_frac.o
|
2016-06-30 03:05:25 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_GATE) += ccu_gate.o
|
2016-06-30 03:05:26 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_MUX) += ccu_mux.o
|
2016-08-30 16:38:07 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_MULT) += ccu_mult.o
|
2016-06-30 03:05:27 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_PHASE) += ccu_phase.o
|
2016-06-30 03:05:29 +08:00
|
|
|
|
|
|
|
# Multi-factor clocks
|
2016-06-30 03:05:30 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_NK) += ccu_nk.o
|
2016-06-30 03:05:32 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_NKM) += ccu_nkm.o
|
2016-06-30 03:05:33 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_NKMP) += ccu_nkmp.o
|
2016-06-30 03:05:31 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_NM) += ccu_nm.o
|
2016-06-30 03:05:29 +08:00
|
|
|
obj-$(CONFIG_SUNXI_CCU_MP) += ccu_mp.o
|
2016-06-30 03:05:34 +08:00
|
|
|
|
|
|
|
# SoC support
|
2016-07-06 14:31:34 +08:00
|
|
|
obj-$(CONFIG_SUN50I_A64_CCU) += ccu-sun50i-a64.o
|
2016-10-04 16:09:58 +08:00
|
|
|
obj-$(CONFIG_SUN5I_CCU) += ccu-sun5i.o
|
2016-08-25 14:21:59 +08:00
|
|
|
obj-$(CONFIG_SUN6I_A31_CCU) += ccu-sun6i-a31.o
|
2016-08-31 22:55:00 +08:00
|
|
|
obj-$(CONFIG_SUN8I_A23_CCU) += ccu-sun8i-a23.o
|
2016-08-24 20:10:15 +08:00
|
|
|
obj-$(CONFIG_SUN8I_A33_CCU) += ccu-sun8i-a33.o
|
clk: sunxi-ng: Add driver for A83T CCU
The A83T clock control unit is a hybrid of some new style clock designs
from the A80, and old style layout from the other Allwinner SoCs.
Like the A80, the SoC does not have a low speed 32.768 kHz oscillator.
Unlike the A80, there is no clock input either. The only low speed clock
available is the internal oscillator which runs at around 16 MHz,
divided by 512, yielding a low speed clock around 31.250 kHz.
Also, the MMC2 module clock supports switching to a "new timing" mode.
This mode divides the clock output by half, and disables the CCU based
clock delays. The MMC controller must be configure to the same mode,
and then use its internal clock delays.
This driver does not support runtime switching of the timing modes.
Instead, the new timing mode is enforced at probe time. Consumers can
check which mode is active by trying to get the current phase delay
of the MMC2 phase clocks, which will return -ENOTSUPP if the new
timing mode is active.
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
2017-05-19 15:06:09 +08:00
|
|
|
obj-$(CONFIG_SUN8I_A83T_CCU) += ccu-sun8i-a83t.o
|
2016-06-30 03:05:34 +08:00
|
|
|
obj-$(CONFIG_SUN8I_H3_CCU) += ccu-sun8i-h3.o
|
2017-01-20 01:54:45 +08:00
|
|
|
obj-$(CONFIG_SUN8I_V3S_CCU) += ccu-sun8i-v3s.o
|
2017-05-15 00:30:34 +08:00
|
|
|
obj-$(CONFIG_SUN8I_DE2_CCU) += ccu-sun8i-de2.o
|
2017-04-04 17:50:57 +08:00
|
|
|
obj-$(CONFIG_SUN8I_R_CCU) += ccu-sun8i-r.o
|
2017-01-28 20:22:34 +08:00
|
|
|
obj-$(CONFIG_SUN9I_A80_CCU) += ccu-sun9i-a80.o
|
2017-01-28 20:22:36 +08:00
|
|
|
obj-$(CONFIG_SUN9I_A80_CCU) += ccu-sun9i-a80-de.o
|
2017-01-28 20:22:35 +08:00
|
|
|
obj-$(CONFIG_SUN9I_A80_CCU) += ccu-sun9i-a80-usb.o
|