2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2000, 2001 Keith M Wesolowski
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <asm/pci.h>
|
|
|
|
#include <asm/ip32/mace.h>
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
# define DPRINTK(args...) printk(args);
|
|
|
|
#else
|
|
|
|
# define DPRINTK(args...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* O2 has up to 5 PCI devices connected into the MACE bridge. The device
|
|
|
|
* map looks like this:
|
|
|
|
*
|
|
|
|
* 0 aic7xxx 0
|
|
|
|
* 1 aic7xxx 1
|
|
|
|
* 2 expansion slot
|
|
|
|
* 3 N/C
|
|
|
|
* 4 N/C
|
|
|
|
*/
|
|
|
|
|
2007-10-05 05:09:12 +08:00
|
|
|
static inline int mkaddr(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
unsigned int reg)
|
|
|
|
{
|
|
|
|
return ((bus->number & 0xff) << 16) |
|
2007-10-07 01:55:03 +08:00
|
|
|
((devfn & 0xff) << 8) |
|
2007-10-05 05:09:12 +08:00
|
|
|
(reg & 0xfc);
|
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
mace_pci_read_config(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
int reg, int size, u32 *val)
|
|
|
|
{
|
2008-01-05 19:13:11 +08:00
|
|
|
u32 control = mace->pci.control;
|
|
|
|
|
|
|
|
/* disable master aborts interrupts during config read */
|
|
|
|
mace->pci.control = control & ~MACEPCI_CONTROL_MAR_INT;
|
2007-10-05 05:09:12 +08:00
|
|
|
mace->pci.config_addr = mkaddr(bus, devfn, reg);
|
2005-04-17 06:20:36 +08:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
*val = mace->pci.config_data.b[(reg & 3) ^ 3];
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
*val = mace->pci.config_data.w[((reg >> 1) & 1) ^ 1];
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
*val = mace->pci.config_data.l;
|
|
|
|
break;
|
|
|
|
}
|
2008-01-05 19:13:11 +08:00
|
|
|
/* ack possible master abort */
|
|
|
|
mace->pci.error &= ~MACEPCI_ERROR_MASTER_ABORT;
|
|
|
|
mace->pci.control = control;
|
2008-07-03 03:06:03 +08:00
|
|
|
/*
|
|
|
|
* someone forgot to set the ultra bit for the onboard
|
|
|
|
* scsi chips; we fake it here
|
|
|
|
*/
|
|
|
|
if (bus->number == 0 && reg == 0x40 && size == 4 &&
|
|
|
|
(devfn == (1 << 3) || devfn == (2 << 3)))
|
|
|
|
*val |= 0x1000;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
DPRINTK("read%d: reg=%08x,val=%02x\n", size * 8, reg, *val);
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mace_pci_write_config(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
int reg, int size, u32 val)
|
|
|
|
{
|
2007-10-05 05:09:12 +08:00
|
|
|
mace->pci.config_addr = mkaddr(bus, devfn, reg);
|
2005-04-17 06:20:36 +08:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
mace->pci.config_data.b[(reg & 3) ^ 3] = val;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
mace->pci.config_data.w[((reg >> 1) & 1) ^ 1] = val;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
mace->pci.config_data.l = val;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
DPRINTK("write%d: reg=%08x,val=%02x\n", size * 8, reg, val);
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct pci_ops mace_pci_ops = {
|
|
|
|
.read = mace_pci_read_config,
|
|
|
|
.write = mace_pci_write_config,
|
|
|
|
};
|