2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Local APIC virtualization
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Qumranet, Inc.
|
|
|
|
* Copyright (C) 2007 Novell
|
|
|
|
* Copyright (C) 2007 Intel
|
2010-10-06 20:23:22 +08:00
|
|
|
* Copyright 2009 Red Hat, Inc. and/or its affiliates.
|
2007-09-12 15:58:04 +08:00
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Dor Laor <dor.laor@qumranet.com>
|
|
|
|
* Gregory Haskins <ghaskins@novell.com>
|
|
|
|
* Yaozu (Eddie) Dong <eddie.dong@intel.com>
|
|
|
|
*
|
|
|
|
* Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
|
|
|
|
*
|
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2. See
|
|
|
|
* the COPYING file in the top-level directory.
|
|
|
|
*/
|
|
|
|
|
2007-12-16 17:02:48 +08:00
|
|
|
#include <linux/kvm_host.h>
|
2007-09-12 15:58:04 +08:00
|
|
|
#include <linux/kvm.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/highmem.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/hrtimer.h>
|
|
|
|
#include <linux/io.h>
|
2016-07-14 08:19:00 +08:00
|
|
|
#include <linux/export.h>
|
2008-05-01 19:34:28 +08:00
|
|
|
#include <linux/math64.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2007-09-12 15:58:04 +08:00
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/msr.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/current.h>
|
|
|
|
#include <asm/apicdef.h>
|
2014-12-16 22:08:15 +08:00
|
|
|
#include <asm/delay.h>
|
2011-07-27 07:09:06 +08:00
|
|
|
#include <linux/atomic.h>
|
2012-08-05 20:58:30 +08:00
|
|
|
#include <linux/jump_label.h>
|
2008-06-28 01:58:02 +08:00
|
|
|
#include "kvm_cache_regs.h"
|
2007-09-12 15:58:04 +08:00
|
|
|
#include "irq.h"
|
2009-06-17 20:22:14 +08:00
|
|
|
#include "trace.h"
|
2009-07-05 22:39:35 +08:00
|
|
|
#include "x86.h"
|
2011-11-23 22:30:32 +08:00
|
|
|
#include "cpuid.h"
|
2015-11-10 20:36:34 +08:00
|
|
|
#include "hyperv.h"
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-02-11 06:41:41 +08:00
|
|
|
#ifndef CONFIG_X86_64
|
|
|
|
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
|
|
|
|
#else
|
|
|
|
#define mod_64(x, y) ((x) % (y))
|
|
|
|
#endif
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
#define PRId64 "d"
|
|
|
|
#define PRIx64 "llx"
|
|
|
|
#define PRIu64 "u"
|
|
|
|
#define PRIo64 "o"
|
|
|
|
|
|
|
|
/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
|
2018-11-08 16:48:36 +08:00
|
|
|
#define apic_debug(fmt, arg...) do {} while (0)
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
/* 14 is the version for Xeon and Pentium 8.4.8*/
|
2016-05-05 03:09:40 +08:00
|
|
|
#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
|
2007-09-12 15:58:04 +08:00
|
|
|
#define LAPIC_MMIO_LENGTH (1 << 12)
|
|
|
|
/* followed define is not in apicdef.h */
|
|
|
|
#define APIC_SHORT_MASK 0xc0000
|
|
|
|
#define APIC_DEST_NOSHORT 0x0
|
|
|
|
#define APIC_DEST_MASK 0x800
|
|
|
|
#define MAX_APIC_VECTOR 256
|
2012-09-05 18:30:01 +08:00
|
|
|
#define APIC_VECTORS_PER_REG 32
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2014-10-03 05:30:52 +08:00
|
|
|
#define APIC_BROADCAST 0xFF
|
|
|
|
#define X2APIC_BROADCAST 0xFFFFFFFFul
|
|
|
|
|
KVM: LAPIC: Tune lapic_timer_advance_ns automatically
In cloud environment, lapic_timer_advance_ns is needed to be tuned for every CPU
generations, and every host kernel versions(the kvm-unit-tests/tscdeadline_latency.flat
is 5700 cycles for upstream kernel and 9600 cycles for our 3.10 product kernel,
both preemption_timer=N, Skylake server).
This patch adds the capability to automatically tune lapic_timer_advance_ns
step by step, the initial value is 1000ns as 'commit d0659d946be0 ("KVM: x86:
add option to advance tscdeadline hrtimer expiration")' recommended, it will be
reduced when it is too early, and increased when it is too late. The guest_tsc
and tsc_deadline are hard to equal, so we assume we are done when the delta
is within a small scope e.g. 100 cycles. This patch reduces latency
(kvm-unit-tests/tscdeadline_latency, busy waits, preemption_timer enabled)
from ~2600 cyles to ~1200 cyles on our Skylake server.
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Liran Alon <liran.alon@oracle.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-10-09 09:02:08 +08:00
|
|
|
static bool lapic_timer_advance_adjust_done = false;
|
|
|
|
#define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100
|
|
|
|
/* step-by-step approximation to mitigate fluctuation */
|
|
|
|
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8
|
|
|
|
|
2012-04-11 23:49:55 +08:00
|
|
|
static inline int apic_test_vector(int vec, void *bitmap)
|
|
|
|
{
|
|
|
|
return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
|
|
|
|
}
|
|
|
|
|
2013-04-11 19:21:38 +08:00
|
|
|
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
|
|
|
return apic_test_vector(vector, apic->regs + APIC_ISR) ||
|
|
|
|
apic_test_vector(vector, apic->regs + APIC_IRR);
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static inline void apic_clear_vector(int vec, void *bitmap)
|
|
|
|
{
|
|
|
|
clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
|
|
|
|
}
|
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
|
|
|
|
{
|
|
|
|
return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
|
|
|
|
{
|
|
|
|
return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
|
|
|
|
}
|
|
|
|
|
2012-08-05 20:58:30 +08:00
|
|
|
struct static_key_deferred apic_hw_disabled __read_mostly;
|
2012-08-05 20:58:31 +08:00
|
|
|
struct static_key_deferred apic_sw_disabled __read_mostly;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static inline int apic_enabled(struct kvm_lapic *apic)
|
|
|
|
{
|
2012-08-05 20:58:33 +08:00
|
|
|
return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
|
2012-08-05 20:58:32 +08:00
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
#define LVT_MASK \
|
|
|
|
(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
|
|
|
|
|
|
|
|
#define LINT_MASK \
|
|
|
|
(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
|
|
|
|
APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
|
|
|
|
|
2016-12-16 01:06:46 +08:00
|
|
|
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
return apic->vcpu->vcpu_id;
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:19 +08:00
|
|
|
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
|
|
|
|
u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
|
|
|
|
switch (map->mode) {
|
|
|
|
case KVM_APIC_MODE_X2APIC: {
|
|
|
|
u32 offset = (dest_id >> 16) * 16;
|
2016-07-13 04:09:20 +08:00
|
|
|
u32 max_apic_id = map->max_apic_id;
|
2016-07-13 04:09:19 +08:00
|
|
|
|
|
|
|
if (offset <= max_apic_id) {
|
|
|
|
u8 cluster_size = min(max_apic_id - offset + 1, 16U);
|
|
|
|
|
2019-04-11 17:16:47 +08:00
|
|
|
offset = array_index_nospec(offset, map->max_apic_id + 1);
|
2016-07-13 04:09:19 +08:00
|
|
|
*cluster = &map->phys_map[offset];
|
|
|
|
*mask = dest_id & (0xffff >> (16 - cluster_size));
|
|
|
|
} else {
|
|
|
|
*mask = 0;
|
|
|
|
}
|
2015-02-13 02:41:34 +08:00
|
|
|
|
2016-07-13 04:09:19 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
case KVM_APIC_MODE_XAPIC_FLAT:
|
|
|
|
*cluster = map->xapic_flat_map;
|
|
|
|
*mask = dest_id & 0xff;
|
|
|
|
return true;
|
|
|
|
case KVM_APIC_MODE_XAPIC_CLUSTER:
|
2016-11-23 03:20:14 +08:00
|
|
|
*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
|
2016-07-13 04:09:19 +08:00
|
|
|
*mask = dest_id & 0xf;
|
|
|
|
return true;
|
|
|
|
default:
|
|
|
|
/* Not optimized. */
|
|
|
|
return false;
|
|
|
|
}
|
2015-02-13 02:41:33 +08:00
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:30 +08:00
|
|
|
static void kvm_apic_map_free(struct rcu_head *rcu)
|
2015-02-13 02:41:34 +08:00
|
|
|
{
|
2016-07-13 04:09:30 +08:00
|
|
|
struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
|
2015-02-13 02:41:34 +08:00
|
|
|
|
2016-07-13 04:09:30 +08:00
|
|
|
kvfree(map);
|
2015-02-13 02:41:34 +08:00
|
|
|
}
|
|
|
|
|
2012-09-13 22:19:24 +08:00
|
|
|
static void recalculate_apic_map(struct kvm *kvm)
|
|
|
|
{
|
|
|
|
struct kvm_apic_map *new, *old = NULL;
|
|
|
|
struct kvm_vcpu *vcpu;
|
|
|
|
int i;
|
2016-12-16 01:06:46 +08:00
|
|
|
u32 max_id = 255; /* enough space for any xAPIC ID */
|
2012-09-13 22:19:24 +08:00
|
|
|
|
|
|
|
mutex_lock(&kvm->arch.apic_map_lock);
|
|
|
|
|
2016-07-13 04:09:20 +08:00
|
|
|
kvm_for_each_vcpu(i, vcpu, kvm)
|
|
|
|
if (kvm_apic_present(vcpu))
|
2016-12-16 01:06:46 +08:00
|
|
|
max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
|
2016-07-13 04:09:20 +08:00
|
|
|
|
2017-05-09 06:57:09 +08:00
|
|
|
new = kvzalloc(sizeof(struct kvm_apic_map) +
|
2019-02-12 03:02:50 +08:00
|
|
|
sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
|
|
|
|
GFP_KERNEL_ACCOUNT);
|
2016-07-13 04:09:20 +08:00
|
|
|
|
2012-09-13 22:19:24 +08:00
|
|
|
if (!new)
|
|
|
|
goto out;
|
|
|
|
|
2016-07-13 04:09:20 +08:00
|
|
|
new->max_apic_id = max_id;
|
|
|
|
|
2014-11-02 17:54:54 +08:00
|
|
|
kvm_for_each_vcpu(i, vcpu, kvm) {
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-07-13 04:09:19 +08:00
|
|
|
struct kvm_lapic **cluster;
|
|
|
|
u16 mask;
|
2016-12-16 01:06:48 +08:00
|
|
|
u32 ldr;
|
|
|
|
u8 xapic_id;
|
|
|
|
u32 x2apic_id;
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2015-01-30 05:33:35 +08:00
|
|
|
if (!kvm_apic_present(vcpu))
|
|
|
|
continue;
|
|
|
|
|
2016-12-16 01:06:48 +08:00
|
|
|
xapic_id = kvm_xapic_id(apic);
|
|
|
|
x2apic_id = kvm_x2apic_id(apic);
|
|
|
|
|
|
|
|
/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
|
|
|
|
if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
|
|
|
|
x2apic_id <= new->max_apic_id)
|
|
|
|
new->phys_map[x2apic_id] = apic;
|
|
|
|
/*
|
|
|
|
* ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
|
|
|
|
* prevent them from masking VCPUs with APIC ID <= 0xff.
|
|
|
|
*/
|
|
|
|
if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
|
|
|
|
new->phys_map[xapic_id] = apic;
|
2015-02-13 02:41:33 +08:00
|
|
|
|
2016-12-16 01:06:46 +08:00
|
|
|
ldr = kvm_lapic_get_reg(apic, APIC_LDR);
|
|
|
|
|
2015-02-13 02:41:34 +08:00
|
|
|
if (apic_x2apic_mode(apic)) {
|
|
|
|
new->mode |= KVM_APIC_MODE_X2APIC;
|
|
|
|
} else if (ldr) {
|
|
|
|
ldr = GET_APIC_LOGICAL_ID(ldr);
|
2016-05-05 03:09:41 +08:00
|
|
|
if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
|
2015-02-13 02:41:34 +08:00
|
|
|
new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
|
|
|
|
else
|
|
|
|
new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:19 +08:00
|
|
|
if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
|
2015-02-13 02:41:33 +08:00
|
|
|
continue;
|
|
|
|
|
2016-07-13 04:09:19 +08:00
|
|
|
if (mask)
|
|
|
|
cluster[ffs(mask) - 1] = apic;
|
2012-09-13 22:19:24 +08:00
|
|
|
}
|
|
|
|
out:
|
|
|
|
old = rcu_dereference_protected(kvm->arch.apic_map,
|
|
|
|
lockdep_is_held(&kvm->arch.apic_map_lock));
|
|
|
|
rcu_assign_pointer(kvm->arch.apic_map, new);
|
|
|
|
mutex_unlock(&kvm->arch.apic_map_lock);
|
|
|
|
|
|
|
|
if (old)
|
2016-07-13 04:09:30 +08:00
|
|
|
call_rcu(&old->rcu, kvm_apic_map_free);
|
2013-01-25 10:18:51 +08:00
|
|
|
|
2015-07-30 14:32:35 +08:00
|
|
|
kvm_make_scan_ioapic_request(kvm);
|
2012-09-13 22:19:24 +08:00
|
|
|
}
|
|
|
|
|
2014-08-19 05:03:00 +08:00
|
|
|
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
|
|
|
|
{
|
2014-10-30 22:06:45 +08:00
|
|
|
bool enabled = val & APIC_SPIV_APIC_ENABLED;
|
2014-08-19 05:03:00 +08:00
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_SPIV, val);
|
2014-10-30 22:06:45 +08:00
|
|
|
|
|
|
|
if (enabled != apic->sw_enabled) {
|
|
|
|
apic->sw_enabled = enabled;
|
2018-12-04 17:42:50 +08:00
|
|
|
if (enabled)
|
2014-08-19 05:03:00 +08:00
|
|
|
static_key_slow_dec_deferred(&apic_sw_disabled);
|
2018-12-04 17:42:50 +08:00
|
|
|
else
|
2014-08-19 05:03:00 +08:00
|
|
|
static_key_slow_inc(&apic_sw_disabled.key);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:22 +08:00
|
|
|
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
|
2012-09-13 22:19:24 +08:00
|
|
|
{
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_ID, id << 24);
|
2012-09-13 22:19:24 +08:00
|
|
|
recalculate_apic_map(apic->vcpu->kvm);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
|
|
|
|
{
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LDR, id);
|
2012-09-13 22:19:24 +08:00
|
|
|
recalculate_apic_map(apic->vcpu->kvm);
|
|
|
|
}
|
|
|
|
|
2017-11-17 19:52:49 +08:00
|
|
|
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
|
|
|
|
{
|
|
|
|
return ((id >> 4) << 16) | (1 << (id & 0xf));
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:22 +08:00
|
|
|
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
|
2015-05-23 00:45:11 +08:00
|
|
|
{
|
2017-11-17 19:52:49 +08:00
|
|
|
u32 ldr = kvm_apic_calc_x2apic_ldr(id);
|
2015-05-23 00:45:11 +08:00
|
|
|
|
2016-12-16 01:06:46 +08:00
|
|
|
WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
|
|
|
|
|
2016-07-13 04:09:22 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_ID, id);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LDR, ldr);
|
2015-05-23 00:45:11 +08:00
|
|
|
recalculate_apic_map(apic->vcpu->kvm);
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
|
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
|
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2011-09-22 16:55:52 +08:00
|
|
|
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
|
|
|
|
{
|
2014-10-30 22:06:47 +08:00
|
|
|
return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
|
2011-09-22 16:55:52 +08:00
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static inline int apic_lvtt_period(struct kvm_lapic *apic)
|
|
|
|
{
|
2014-10-30 22:06:47 +08:00
|
|
|
return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
|
2011-09-22 16:55:52 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
|
|
|
|
{
|
2014-10-30 22:06:47 +08:00
|
|
|
return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2008-10-20 16:20:03 +08:00
|
|
|
static inline int apic_lvt_nmi_mode(u32 lvt_val)
|
|
|
|
{
|
|
|
|
return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
|
|
|
|
}
|
|
|
|
|
2009-07-05 22:39:35 +08:00
|
|
|
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
struct kvm_cpuid_entry2 *feat;
|
|
|
|
u32 v = APIC_VERSION;
|
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
2009-07-05 22:39:35 +08:00
|
|
|
return;
|
|
|
|
|
2018-02-09 21:01:33 +08:00
|
|
|
/*
|
|
|
|
* KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
|
|
|
|
* which doesn't have EOI register; Some buggy OSes (e.g. Windows with
|
|
|
|
* Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
|
|
|
|
* version first and level-triggered interrupts never get EOIed in
|
|
|
|
* IOAPIC.
|
|
|
|
*/
|
2009-07-05 22:39:35 +08:00
|
|
|
feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
|
2018-02-09 21:01:33 +08:00
|
|
|
if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
|
|
|
|
!ioapic_in_kernel(vcpu->kvm))
|
2009-07-05 22:39:35 +08:00
|
|
|
v |= APIC_LVR_DIRECTED_EOI;
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LVR, v);
|
2009-07-05 22:39:35 +08:00
|
|
|
}
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
|
2011-09-22 16:55:52 +08:00
|
|
|
LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
|
2007-09-12 15:58:04 +08:00
|
|
|
LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
|
|
|
|
LVT_MASK | APIC_MODE_MASK, /* LVTPC */
|
|
|
|
LINT_MASK, LINT_MASK, /* LVT0-1 */
|
|
|
|
LVT_MASK /* LVTERR */
|
|
|
|
};
|
|
|
|
|
|
|
|
static int find_highest_vector(void *bitmap)
|
|
|
|
{
|
2012-09-05 18:30:01 +08:00
|
|
|
int vec;
|
|
|
|
u32 *reg;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2012-09-05 18:30:01 +08:00
|
|
|
for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
|
|
|
|
vec >= 0; vec -= APIC_VECTORS_PER_REG) {
|
|
|
|
reg = bitmap + REG_POS(vec);
|
|
|
|
if (*reg)
|
2016-12-19 20:05:46 +08:00
|
|
|
return __fls(*reg) + vec;
|
2012-09-05 18:30:01 +08:00
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2012-09-05 18:30:01 +08:00
|
|
|
return -1;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
static u8 count_vectors(void *bitmap)
|
|
|
|
{
|
2012-09-05 18:30:01 +08:00
|
|
|
int vec;
|
|
|
|
u32 *reg;
|
2012-06-25 00:24:26 +08:00
|
|
|
u8 count = 0;
|
2012-09-05 18:30:01 +08:00
|
|
|
|
|
|
|
for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
|
|
|
|
reg = bitmap + REG_POS(vec);
|
|
|
|
count += hweight32(*reg);
|
|
|
|
}
|
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
2017-12-25 00:12:54 +08:00
|
|
|
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
|
2013-04-11 19:25:15 +08:00
|
|
|
{
|
2016-12-19 20:05:46 +08:00
|
|
|
u32 i, vec;
|
2017-12-25 00:12:54 +08:00
|
|
|
u32 pir_val, irr_val, prev_irr_val;
|
|
|
|
int max_updated_irr;
|
|
|
|
|
|
|
|
max_updated_irr = -1;
|
|
|
|
*max_irr = -1;
|
2013-04-11 19:25:15 +08:00
|
|
|
|
2016-12-19 20:05:46 +08:00
|
|
|
for (i = vec = 0; i <= 7; i++, vec += 32) {
|
2016-09-20 22:15:05 +08:00
|
|
|
pir_val = READ_ONCE(pir[i]);
|
2016-12-19 20:05:46 +08:00
|
|
|
irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
|
2016-09-20 22:15:05 +08:00
|
|
|
if (pir_val) {
|
2017-12-25 00:12:54 +08:00
|
|
|
prev_irr_val = irr_val;
|
2016-12-19 20:05:46 +08:00
|
|
|
irr_val |= xchg(&pir[i], 0);
|
|
|
|
*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
|
2017-12-25 00:12:54 +08:00
|
|
|
if (prev_irr_val != irr_val) {
|
|
|
|
max_updated_irr =
|
|
|
|
__fls(irr_val ^ prev_irr_val) + vec;
|
|
|
|
}
|
2016-09-20 22:15:05 +08:00
|
|
|
}
|
2016-12-19 20:05:46 +08:00
|
|
|
if (irr_val)
|
2017-12-25 00:12:54 +08:00
|
|
|
*max_irr = __fls(irr_val) + vec;
|
2013-04-11 19:25:15 +08:00
|
|
|
}
|
2016-12-19 20:05:46 +08:00
|
|
|
|
2017-12-25 00:12:54 +08:00
|
|
|
return ((max_updated_irr != -1) &&
|
|
|
|
(max_updated_irr == *max_irr));
|
2013-04-11 19:25:15 +08:00
|
|
|
}
|
2015-02-03 23:58:17 +08:00
|
|
|
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
|
|
|
|
|
2017-12-25 00:12:54 +08:00
|
|
|
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
|
2015-02-03 23:58:17 +08:00
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2017-12-25 00:12:54 +08:00
|
|
|
return __kvm_apic_update_irr(pir, apic->regs, max_irr);
|
2015-02-03 23:58:17 +08:00
|
|
|
}
|
2013-04-11 19:25:15 +08:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
|
|
|
|
|
2009-06-11 16:06:51 +08:00
|
|
|
static inline int apic_search_irr(struct kvm_lapic *apic)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2009-06-11 16:06:51 +08:00
|
|
|
return find_highest_vector(apic->regs + APIC_IRR);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int apic_find_highest_irr(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
int result;
|
|
|
|
|
2013-01-25 10:18:51 +08:00
|
|
|
/*
|
|
|
|
* Note that irr_pending is just a hint. It will be always
|
|
|
|
* true with virtual interrupt delivery enabled.
|
|
|
|
*/
|
2009-06-11 16:06:51 +08:00
|
|
|
if (!apic->irr_pending)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
result = apic_search_irr(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
ASSERT(result == -1 || result >= 16);
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2009-06-11 16:06:51 +08:00
|
|
|
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
|
|
|
|
{
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
struct kvm_vcpu *vcpu;
|
|
|
|
|
|
|
|
vcpu = apic->vcpu;
|
|
|
|
|
2015-11-10 20:36:33 +08:00
|
|
|
if (unlikely(vcpu->arch.apicv_active)) {
|
kvm: x86: do not use KVM_REQ_EVENT for APICv interrupt injection
Since bf9f6ac8d749 ("KVM: Update Posted-Interrupts Descriptor when vCPU
is blocked", 2015-09-18) the posted interrupt descriptor is checked
unconditionally for PIR.ON. Therefore we don't need KVM_REQ_EVENT to
trigger the scan and, if NMIs or SMIs are not involved, we can avoid
the complicated event injection path.
Calling kvm_vcpu_kick if PIR.ON=1 is also useless, though it has been
there since APICv was introduced.
However, without the KVM_REQ_EVENT safety net KVM needs to be much
more careful about races between vmx_deliver_posted_interrupt and
vcpu_enter_guest. First, the IPI for posted interrupts may be issued
between setting vcpu->mode = IN_GUEST_MODE and disabling interrupts.
If that happens, kvm_trigger_posted_interrupt returns true, but
smp_kvm_posted_intr_ipi doesn't do anything about it. The guest is
entered with PIR.ON, but the posted interrupt IPI has not been sent
and the interrupt is only delivered to the guest on the next vmentry
(if any). To fix this, disable interrupts before setting vcpu->mode.
This ensures that the IPI is delayed until the guest enters non-root mode;
it is then trapped by the processor causing the interrupt to be injected.
Second, the IPI may be issued between kvm_x86_ops->sync_pir_to_irr(vcpu)
and vcpu->mode = IN_GUEST_MODE. In this case, kvm_vcpu_kick is called
but it (correctly) doesn't do anything because it sees vcpu->mode ==
OUTSIDE_GUEST_MODE. Again, the guest is entered with PIR.ON but no
posted interrupt IPI is pending; this time, the fix for this is to move
the RVI update after IN_GUEST_MODE.
Both issues were mostly masked by the liberal usage of KVM_REQ_EVENT,
though the second could actually happen with VT-d posted interrupts.
In both race scenarios KVM_REQ_EVENT would cancel guest entry, resulting
in another vmentry which would inject the interrupt.
This saves about 300 cycles on the self_ipi_* tests of vmexit.flat.
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2016-12-19 20:57:33 +08:00
|
|
|
/* need to update RVI */
|
KVM: x86: Fix lost interrupt on irr_pending race
apic_find_highest_irr assumes irr_pending is set if any vector in APIC_IRR is
set. If this assumption is broken and apicv is disabled, the injection of
interrupts may be deferred until another interrupt is delivered to the guest.
Ultimately, if no other interrupt should be injected to that vCPU, the pending
interrupt may be lost.
commit 56cc2406d68c ("KVM: nVMX: fix "acknowledge interrupt on exit" when APICv
is in use") changed the behavior of apic_clear_irr so irr_pending is cleared
after setting APIC_IRR vector. After this commit, if apic_set_irr and
apic_clear_irr run simultaneously, a race may occur, resulting in APIC_IRR
vector set, and irr_pending cleared. In the following example, assume a single
vector is set in IRR prior to calling apic_clear_irr:
apic_set_irr apic_clear_irr
------------ --------------
apic->irr_pending = true;
apic_clear_vector(...);
vec = apic_search_irr(apic);
// => vec == -1
apic_set_vector(...);
apic->irr_pending = (vec != -1);
// => apic->irr_pending == false
Nonetheless, it appears the race might even occur prior to this commit:
apic_set_irr apic_clear_irr
------------ --------------
apic->irr_pending = true;
apic->irr_pending = false;
apic_clear_vector(...);
if (apic_search_irr(apic) != -1)
apic->irr_pending = true;
// => apic->irr_pending == false
apic_set_vector(...);
Fixing this issue by:
1. Restoring the previous behavior of apic_clear_irr: clear irr_pending, call
apic_clear_vector, and then if APIC_IRR is non-zero, set irr_pending.
2. On apic_set_irr: first call apic_set_vector, then set irr_pending.
Signed-off-by: Nadav Amit <namit@cs.technion.ac.il>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-11-17 05:49:07 +08:00
|
|
|
apic_clear_vector(vec, apic->regs + APIC_IRR);
|
kvm: x86: do not use KVM_REQ_EVENT for APICv interrupt injection
Since bf9f6ac8d749 ("KVM: Update Posted-Interrupts Descriptor when vCPU
is blocked", 2015-09-18) the posted interrupt descriptor is checked
unconditionally for PIR.ON. Therefore we don't need KVM_REQ_EVENT to
trigger the scan and, if NMIs or SMIs are not involved, we can avoid
the complicated event injection path.
Calling kvm_vcpu_kick if PIR.ON=1 is also useless, though it has been
there since APICv was introduced.
However, without the KVM_REQ_EVENT safety net KVM needs to be much
more careful about races between vmx_deliver_posted_interrupt and
vcpu_enter_guest. First, the IPI for posted interrupts may be issued
between setting vcpu->mode = IN_GUEST_MODE and disabling interrupts.
If that happens, kvm_trigger_posted_interrupt returns true, but
smp_kvm_posted_intr_ipi doesn't do anything about it. The guest is
entered with PIR.ON, but the posted interrupt IPI has not been sent
and the interrupt is only delivered to the guest on the next vmentry
(if any). To fix this, disable interrupts before setting vcpu->mode.
This ensures that the IPI is delayed until the guest enters non-root mode;
it is then trapped by the processor causing the interrupt to be injected.
Second, the IPI may be issued between kvm_x86_ops->sync_pir_to_irr(vcpu)
and vcpu->mode = IN_GUEST_MODE. In this case, kvm_vcpu_kick is called
but it (correctly) doesn't do anything because it sees vcpu->mode ==
OUTSIDE_GUEST_MODE. Again, the guest is entered with PIR.ON but no
posted interrupt IPI is pending; this time, the fix for this is to move
the RVI update after IN_GUEST_MODE.
Both issues were mostly masked by the liberal usage of KVM_REQ_EVENT,
though the second could actually happen with VT-d posted interrupts.
In both race scenarios KVM_REQ_EVENT would cancel guest entry, resulting
in another vmentry which would inject the interrupt.
This saves about 300 cycles on the self_ipi_* tests of vmexit.flat.
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2016-12-19 20:57:33 +08:00
|
|
|
kvm_x86_ops->hwapic_irr_update(vcpu,
|
|
|
|
apic_find_highest_irr(apic));
|
KVM: x86: Fix lost interrupt on irr_pending race
apic_find_highest_irr assumes irr_pending is set if any vector in APIC_IRR is
set. If this assumption is broken and apicv is disabled, the injection of
interrupts may be deferred until another interrupt is delivered to the guest.
Ultimately, if no other interrupt should be injected to that vCPU, the pending
interrupt may be lost.
commit 56cc2406d68c ("KVM: nVMX: fix "acknowledge interrupt on exit" when APICv
is in use") changed the behavior of apic_clear_irr so irr_pending is cleared
after setting APIC_IRR vector. After this commit, if apic_set_irr and
apic_clear_irr run simultaneously, a race may occur, resulting in APIC_IRR
vector set, and irr_pending cleared. In the following example, assume a single
vector is set in IRR prior to calling apic_clear_irr:
apic_set_irr apic_clear_irr
------------ --------------
apic->irr_pending = true;
apic_clear_vector(...);
vec = apic_search_irr(apic);
// => vec == -1
apic_set_vector(...);
apic->irr_pending = (vec != -1);
// => apic->irr_pending == false
Nonetheless, it appears the race might even occur prior to this commit:
apic_set_irr apic_clear_irr
------------ --------------
apic->irr_pending = true;
apic->irr_pending = false;
apic_clear_vector(...);
if (apic_search_irr(apic) != -1)
apic->irr_pending = true;
// => apic->irr_pending == false
apic_set_vector(...);
Fixing this issue by:
1. Restoring the previous behavior of apic_clear_irr: clear irr_pending, call
apic_clear_vector, and then if APIC_IRR is non-zero, set irr_pending.
2. On apic_set_irr: first call apic_set_vector, then set irr_pending.
Signed-off-by: Nadav Amit <namit@cs.technion.ac.il>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-11-17 05:49:07 +08:00
|
|
|
} else {
|
|
|
|
apic->irr_pending = false;
|
|
|
|
apic_clear_vector(vec, apic->regs + APIC_IRR);
|
|
|
|
if (apic_search_irr(apic) != -1)
|
|
|
|
apic->irr_pending = true;
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
}
|
2009-06-11 16:06:51 +08:00
|
|
|
}
|
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
|
|
|
|
{
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
struct kvm_vcpu *vcpu;
|
|
|
|
|
|
|
|
if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
|
|
|
|
return;
|
|
|
|
|
|
|
|
vcpu = apic->vcpu;
|
2014-05-14 23:40:58 +08:00
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
/*
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
* With APIC virtualization enabled, all caching is disabled
|
|
|
|
* because the processor can modify ISR under the hood. Instead
|
|
|
|
* just set SVI.
|
2012-06-25 00:24:26 +08:00
|
|
|
*/
|
2015-11-10 20:36:33 +08:00
|
|
|
if (unlikely(vcpu->arch.apicv_active))
|
2016-05-10 23:01:23 +08:00
|
|
|
kvm_x86_ops->hwapic_isr_update(vcpu, vec);
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
else {
|
|
|
|
++apic->isr_count;
|
|
|
|
BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
|
|
|
|
/*
|
|
|
|
* ISR (in service register) bit is set when injecting an interrupt.
|
|
|
|
* The highest vector is injected. Thus the latest bit set matches
|
|
|
|
* the highest bit in ISR.
|
|
|
|
*/
|
|
|
|
apic->highest_isr_cache = vec;
|
|
|
|
}
|
2012-06-25 00:24:26 +08:00
|
|
|
}
|
|
|
|
|
2014-05-14 23:40:58 +08:00
|
|
|
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
int result;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that isr_count is always 1, and highest_isr_cache
|
|
|
|
* is always -1, with APIC virtualization enabled.
|
|
|
|
*/
|
|
|
|
if (!apic->isr_count)
|
|
|
|
return -1;
|
|
|
|
if (likely(apic->highest_isr_cache != -1))
|
|
|
|
return apic->highest_isr_cache;
|
|
|
|
|
|
|
|
result = find_highest_vector(apic->regs + APIC_ISR);
|
|
|
|
ASSERT(result == -1 || result >= 16);
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
|
|
|
|
{
|
2014-05-14 23:40:58 +08:00
|
|
|
struct kvm_vcpu *vcpu;
|
|
|
|
if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
|
|
|
|
return;
|
|
|
|
|
|
|
|
vcpu = apic->vcpu;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We do get here for APIC virtualization enabled if the guest
|
|
|
|
* uses the Hyper-V APIC enlightenment. In this case we may need
|
|
|
|
* to trigger a new interrupt delivery by writing the SVI field;
|
|
|
|
* on the other hand isr_count and highest_isr_cache are unused
|
|
|
|
* and must be left alone.
|
|
|
|
*/
|
2015-11-10 20:36:33 +08:00
|
|
|
if (unlikely(vcpu->arch.apicv_active))
|
2016-05-10 23:01:23 +08:00
|
|
|
kvm_x86_ops->hwapic_isr_update(vcpu,
|
2014-05-14 23:40:58 +08:00
|
|
|
apic_find_highest_isr(apic));
|
|
|
|
else {
|
2012-06-25 00:24:26 +08:00
|
|
|
--apic->isr_count;
|
2014-05-14 23:40:58 +08:00
|
|
|
BUG_ON(apic->isr_count < 0);
|
|
|
|
apic->highest_isr_cache = -1;
|
|
|
|
}
|
2012-06-25 00:24:26 +08:00
|
|
|
}
|
|
|
|
|
2007-09-12 18:03:11 +08:00
|
|
|
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2009-06-11 16:06:51 +08:00
|
|
|
/* This may race with setting of irr in __apic_accept_irq() and
|
|
|
|
* value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
|
|
|
|
* will cause vmexit immediately and the value will be recalculated
|
|
|
|
* on the next vmentry.
|
|
|
|
*/
|
2016-01-08 20:42:24 +08:00
|
|
|
return apic_find_highest_irr(vcpu->arch.apic);
|
2007-09-12 18:03:11 +08:00
|
|
|
}
|
2016-12-20 00:17:11 +08:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
|
2007-09-12 18:03:11 +08:00
|
|
|
|
2009-03-05 22:34:44 +08:00
|
|
|
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
|
2013-04-11 19:21:37 +08:00
|
|
|
int vector, int level, int trig_mode,
|
2016-02-29 23:04:43 +08:00
|
|
|
struct dest_map *dest_map);
|
2009-03-05 22:34:44 +08:00
|
|
|
|
2013-04-11 19:21:37 +08:00
|
|
|
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
|
2016-02-29 23:04:43 +08:00
|
|
|
struct dest_map *dest_map)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-12-02 22:35:57 +08:00
|
|
|
|
2009-03-05 22:35:04 +08:00
|
|
|
return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
|
2013-04-11 19:21:37 +08:00
|
|
|
irq->level, irq->trig_mode, dest_map);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
|
2018-08-30 10:03:30 +08:00
|
|
|
unsigned long ipi_bitmap_high, u32 min,
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
unsigned long icr, int op_64_bit)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
struct kvm_apic_map *map;
|
|
|
|
struct kvm_vcpu *vcpu;
|
|
|
|
struct kvm_lapic_irq irq = {0};
|
|
|
|
int cluster_size = op_64_bit ? 64 : 32;
|
|
|
|
int count = 0;
|
|
|
|
|
|
|
|
irq.vector = icr & APIC_VECTOR_MASK;
|
|
|
|
irq.delivery_mode = icr & APIC_MODE_MASK;
|
|
|
|
irq.level = (icr & APIC_INT_ASSERT) != 0;
|
|
|
|
irq.trig_mode = icr & APIC_INT_LEVELTRIG;
|
|
|
|
|
|
|
|
if (icr & APIC_DEST_MASK)
|
|
|
|
return -KVM_EINVAL;
|
|
|
|
if (icr & APIC_SHORT_MASK)
|
|
|
|
return -KVM_EINVAL;
|
|
|
|
|
|
|
|
rcu_read_lock();
|
|
|
|
map = rcu_dereference(kvm->arch.apic_map);
|
|
|
|
|
2018-11-20 09:39:30 +08:00
|
|
|
if (unlikely(!map)) {
|
|
|
|
count = -EOPNOTSUPP;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2018-08-30 10:03:30 +08:00
|
|
|
if (min > map->max_apic_id)
|
|
|
|
goto out;
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
/* Bits above cluster_size are masked in the caller. */
|
2018-08-30 10:03:30 +08:00
|
|
|
for_each_set_bit(i, &ipi_bitmap_low,
|
|
|
|
min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
|
|
|
|
if (map->phys_map[min + i]) {
|
|
|
|
vcpu = map->phys_map[min + i]->vcpu;
|
|
|
|
count += kvm_apic_set_irq(vcpu, &irq, NULL);
|
|
|
|
}
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
min += cluster_size;
|
2018-08-30 10:03:30 +08:00
|
|
|
|
|
|
|
if (min > map->max_apic_id)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
for_each_set_bit(i, &ipi_bitmap_high,
|
|
|
|
min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
|
|
|
|
if (map->phys_map[min + i]) {
|
|
|
|
vcpu = map->phys_map[min + i]->vcpu;
|
|
|
|
count += kvm_apic_set_irq(vcpu, &irq, NULL);
|
|
|
|
}
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
}
|
|
|
|
|
2018-08-30 10:03:30 +08:00
|
|
|
out:
|
KVM: X86: Implement "send IPI" hypercall
Using hypercall to send IPIs by one vmexit instead of one by one for
xAPIC/x2APIC physical mode and one vmexit per-cluster for x2APIC cluster
mode. Intel guest can enter x2apic cluster mode when interrupt remmaping
is enabled in qemu, however, latest AMD EPYC still just supports xapic
mode which can get great improvement by Exit-less IPIs. This patchset
lets a guest send multicast IPIs, with at most 128 destinations per
hypercall in 64-bit mode and 64 vCPUs per hypercall in 32-bit mode.
Hardware: Xeon Skylake 2.5GHz, 2 sockets, 40 cores, 80 threads, the VM
is 80 vCPUs, IPI microbenchmark(https://lkml.org/lkml/2017/12/19/141):
x2apic cluster mode, vanilla
Dry-run: 0, 2392199 ns
Self-IPI: 6907514, 15027589 ns
Normal IPI: 223910476, 251301666 ns
Broadcast IPI: 0, 9282161150 ns
Broadcast lock: 0, 8812934104 ns
x2apic cluster mode, pv-ipi
Dry-run: 0, 2449341 ns
Self-IPI: 6720360, 15028732 ns
Normal IPI: 228643307, 255708477 ns
Broadcast IPI: 0, 7572293590 ns => 22% performance boost
Broadcast lock: 0, 8316124651 ns
x2apic physical mode, vanilla
Dry-run: 0, 3135933 ns
Self-IPI: 8572670, 17901757 ns
Normal IPI: 226444334, 255421709 ns
Broadcast IPI: 0, 19845070887 ns
Broadcast lock: 0, 19827383656 ns
x2apic physical mode, pv-ipi
Dry-run: 0, 2446381 ns
Self-IPI: 6788217, 15021056 ns
Normal IPI: 219454441, 249583458 ns
Broadcast IPI: 0, 7806540019 ns => 154% performance boost
Broadcast lock: 0, 9143618799 ns
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Vitaly Kuznetsov <vkuznets@redhat.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-07-23 14:39:54 +08:00
|
|
|
rcu_read_unlock();
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
|
|
|
|
{
|
2017-05-02 22:20:18 +08:00
|
|
|
|
|
|
|
return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
|
|
|
|
sizeof(val));
|
2012-06-25 00:25:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
|
|
|
|
{
|
2017-05-02 22:20:18 +08:00
|
|
|
|
|
|
|
return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
|
|
|
|
sizeof(*val));
|
2012-06-25 00:25:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
u8 val;
|
|
|
|
if (pv_eoi_get_user(vcpu, &val) < 0)
|
|
|
|
apic_debug("Can't read EOI MSR value: 0x%llx\n",
|
2014-01-02 17:14:11 +08:00
|
|
|
(unsigned long long)vcpu->arch.pv_eoi.msr_val);
|
2012-06-25 00:25:07 +08:00
|
|
|
return val & 0x1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
|
|
|
|
apic_debug("Can't set EOI MSR value: 0x%llx\n",
|
2014-01-02 17:14:11 +08:00
|
|
|
(unsigned long long)vcpu->arch.pv_eoi.msr_val);
|
2012-06-25 00:25:07 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
|
|
|
|
apic_debug("Can't clear EOI MSR value: 0x%llx\n",
|
2014-01-02 17:14:11 +08:00
|
|
|
(unsigned long long)vcpu->arch.pv_eoi.msr_val);
|
2012-06-25 00:25:07 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
|
|
|
|
}
|
|
|
|
|
2016-12-19 04:47:54 +08:00
|
|
|
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
|
|
|
|
{
|
2016-12-19 20:29:03 +08:00
|
|
|
int highest_irr;
|
2017-12-25 00:12:53 +08:00
|
|
|
if (apic->vcpu->arch.apicv_active)
|
2016-12-20 00:17:11 +08:00
|
|
|
highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
|
|
|
|
else
|
|
|
|
highest_irr = apic_find_highest_irr(apic);
|
2016-12-19 04:47:54 +08:00
|
|
|
if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
|
|
|
|
return -1;
|
|
|
|
return highest_irr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2010-07-27 17:30:24 +08:00
|
|
|
u32 tpr, isrv, ppr, old_ppr;
|
2007-09-12 15:58:04 +08:00
|
|
|
int isr;
|
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
|
|
|
|
tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
|
2007-09-12 15:58:04 +08:00
|
|
|
isr = apic_find_highest_isr(apic);
|
|
|
|
isrv = (isr != -1) ? isr : 0;
|
|
|
|
|
|
|
|
if ((tpr & 0xf0) >= (isrv & 0xf0))
|
|
|
|
ppr = tpr & 0xff;
|
|
|
|
else
|
|
|
|
ppr = isrv & 0xf0;
|
|
|
|
|
|
|
|
apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
|
|
|
|
apic, ppr, isr, isrv);
|
|
|
|
|
2016-12-19 04:47:54 +08:00
|
|
|
*new_ppr = ppr;
|
|
|
|
if (old_ppr != ppr)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
|
2016-12-19 04:47:54 +08:00
|
|
|
|
|
|
|
return ppr < old_ppr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void apic_update_ppr(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
u32 ppr;
|
|
|
|
|
2016-12-18 20:54:58 +08:00
|
|
|
if (__apic_update_ppr(apic, &ppr) &&
|
|
|
|
apic_has_interrupt_for_ppr(apic, ppr) != -1)
|
2016-12-19 04:47:54 +08:00
|
|
|
kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2016-12-18 21:02:21 +08:00
|
|
|
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
apic_update_ppr(vcpu->arch.apic);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
|
|
|
|
{
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_update_ppr(apic);
|
|
|
|
}
|
|
|
|
|
2015-02-13 02:41:31 +08:00
|
|
|
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
|
2014-10-03 05:30:52 +08:00
|
|
|
{
|
2016-12-16 01:06:47 +08:00
|
|
|
return mda == (apic_x2apic_mode(apic) ?
|
|
|
|
X2APIC_BROADCAST : APIC_BROADCAST);
|
2014-10-03 05:30:52 +08:00
|
|
|
}
|
|
|
|
|
2015-02-13 02:41:31 +08:00
|
|
|
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2015-02-13 02:41:31 +08:00
|
|
|
if (kvm_apic_broadcast(apic, mda))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
if (apic_x2apic_mode(apic))
|
2016-12-16 01:06:46 +08:00
|
|
|
return mda == kvm_x2apic_id(apic);
|
2015-02-13 02:41:31 +08:00
|
|
|
|
2016-12-16 01:06:48 +08:00
|
|
|
/*
|
|
|
|
* Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
|
|
|
|
* it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
|
|
|
|
* this allows unique addressing of VCPUs with APIC ID over 0xff.
|
|
|
|
* The 0xff condition is needed because writeable xAPIC ID.
|
|
|
|
*/
|
|
|
|
if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
|
|
|
|
return true;
|
|
|
|
|
2016-12-16 01:06:47 +08:00
|
|
|
return mda == kvm_xapic_id(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2015-01-30 05:48:48 +08:00
|
|
|
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2009-07-05 22:39:36 +08:00
|
|
|
u32 logical_id;
|
|
|
|
|
2014-10-03 05:30:52 +08:00
|
|
|
if (kvm_apic_broadcast(apic, mda))
|
2015-01-30 05:48:49 +08:00
|
|
|
return true;
|
2014-10-03 05:30:52 +08:00
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2015-01-30 05:48:49 +08:00
|
|
|
if (apic_x2apic_mode(apic))
|
2015-01-30 05:48:51 +08:00
|
|
|
return ((logical_id >> 16) == (mda >> 16))
|
|
|
|
&& (logical_id & mda & 0xffff) != 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2015-01-30 05:48:49 +08:00
|
|
|
logical_id = GET_APIC_LOGICAL_ID(logical_id);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DFR_FLAT:
|
2015-01-30 05:48:49 +08:00
|
|
|
return (logical_id & mda) != 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DFR_CLUSTER:
|
2015-01-30 05:48:49 +08:00
|
|
|
return ((logical_id >> 4) == (mda >> 4))
|
|
|
|
&& (logical_id & mda & 0xf) != 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
default:
|
2011-09-12 17:25:51 +08:00
|
|
|
apic_debug("Bad DFR vcpu %d: %08x\n",
|
2016-05-05 03:09:41 +08:00
|
|
|
apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
|
2015-01-30 05:48:49 +08:00
|
|
|
return false;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:28 +08:00
|
|
|
/* The KVM local APIC implementation has two quirks:
|
|
|
|
*
|
2016-12-16 01:06:47 +08:00
|
|
|
* - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
|
|
|
|
* in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
|
|
|
|
* KVM doesn't do that aliasing.
|
2016-07-13 04:09:28 +08:00
|
|
|
*
|
|
|
|
* - in-kernel IOAPIC messages have to be delivered directly to
|
|
|
|
* x2APIC, because the kernel does not support interrupt remapping.
|
|
|
|
* In order to support broadcast without interrupt remapping, x2APIC
|
|
|
|
* rewrites the destination of non-IPI messages from APIC_BROADCAST
|
|
|
|
* to X2APIC_BROADCAST.
|
|
|
|
*
|
|
|
|
* The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
|
|
|
|
* important when userspace wants to use x2APIC-format MSIs, because
|
|
|
|
* APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
|
2015-02-13 02:41:31 +08:00
|
|
|
*/
|
2016-07-13 04:09:28 +08:00
|
|
|
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
|
|
|
|
struct kvm_lapic *source, struct kvm_lapic *target)
|
2015-02-13 02:41:31 +08:00
|
|
|
{
|
|
|
|
bool ipi = source != NULL;
|
|
|
|
|
2016-07-13 04:09:28 +08:00
|
|
|
if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
|
2016-12-16 01:06:47 +08:00
|
|
|
!ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
|
2015-02-13 02:41:31 +08:00
|
|
|
return X2APIC_BROADCAST;
|
|
|
|
|
2016-12-16 01:06:47 +08:00
|
|
|
return dest_id;
|
2015-02-13 02:41:31 +08:00
|
|
|
}
|
|
|
|
|
2015-01-30 05:48:48 +08:00
|
|
|
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
|
2014-10-03 05:30:52 +08:00
|
|
|
int short_hand, unsigned int dest, int dest_mode)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *target = vcpu->arch.apic;
|
2016-07-13 04:09:28 +08:00
|
|
|
u32 mda = kvm_apic_mda(vcpu, dest, source, target);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
apic_debug("target %p, source %p, dest 0x%x, "
|
2009-03-05 22:34:54 +08:00
|
|
|
"dest_mode 0x%x, short_hand 0x%x\n",
|
2007-09-12 15:58:04 +08:00
|
|
|
target, source, dest, dest_mode, short_hand);
|
|
|
|
|
2010-06-15 05:42:15 +08:00
|
|
|
ASSERT(target);
|
2007-09-12 15:58:04 +08:00
|
|
|
switch (short_hand) {
|
|
|
|
case APIC_DEST_NOSHORT:
|
2015-01-30 05:48:50 +08:00
|
|
|
if (dest_mode == APIC_DEST_PHYSICAL)
|
2015-02-13 02:41:31 +08:00
|
|
|
return kvm_apic_match_physical_addr(target, mda);
|
2009-03-05 22:34:54 +08:00
|
|
|
else
|
2015-02-13 02:41:31 +08:00
|
|
|
return kvm_apic_match_logical_addr(target, mda);
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DEST_SELF:
|
2015-01-30 05:48:49 +08:00
|
|
|
return target == source;
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DEST_ALLINC:
|
2015-01-30 05:48:49 +08:00
|
|
|
return true;
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DEST_ALLBUT:
|
2015-01-30 05:48:49 +08:00
|
|
|
return target != source;
|
2007-09-12 15:58:04 +08:00
|
|
|
default:
|
2011-09-12 17:25:51 +08:00
|
|
|
apic_debug("kvm: apic: Bad dest shorthand value %x\n",
|
|
|
|
short_hand);
|
2015-01-30 05:48:49 +08:00
|
|
|
return false;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
}
|
2016-05-05 03:09:40 +08:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-01-25 16:53:33 +08:00
|
|
|
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
|
|
|
|
const unsigned long *bitmap, u32 bitmap_size)
|
|
|
|
{
|
|
|
|
u32 mod;
|
|
|
|
int i, idx = -1;
|
|
|
|
|
|
|
|
mod = vector % dest_vcpus;
|
|
|
|
|
|
|
|
for (i = 0; i <= mod; i++) {
|
|
|
|
idx = find_next_bit(bitmap, bitmap_size, idx + 1);
|
|
|
|
BUG_ON(idx == bitmap_size);
|
|
|
|
}
|
|
|
|
|
|
|
|
return idx;
|
|
|
|
}
|
|
|
|
|
2016-02-12 22:00:15 +08:00
|
|
|
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
|
|
|
|
{
|
|
|
|
if (!kvm->arch.disabled_lapic_found) {
|
|
|
|
kvm->arch.disabled_lapic_found = true;
|
|
|
|
printk(KERN_INFO
|
|
|
|
"Disabled LAPIC found during irq injection\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-07-13 04:09:28 +08:00
|
|
|
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
|
|
|
|
struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
|
2012-09-13 22:19:24 +08:00
|
|
|
{
|
2016-07-13 04:09:28 +08:00
|
|
|
if (kvm->arch.x2apic_broadcast_quirk_disabled) {
|
|
|
|
if ((irq->dest_id == APIC_BROADCAST &&
|
|
|
|
map->mode != KVM_APIC_MODE_X2APIC))
|
|
|
|
return true;
|
|
|
|
if (irq->dest_id == X2APIC_BROADCAST)
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
|
|
|
|
if (irq->dest_id == (x2apic_ipi ?
|
|
|
|
X2APIC_BROADCAST : APIC_BROADCAST))
|
|
|
|
return true;
|
|
|
|
}
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2016-07-13 04:09:28 +08:00
|
|
|
return false;
|
|
|
|
}
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
/* Return true if the interrupt can be handled by using *bitmap as index mask
|
|
|
|
* for valid destinations in *dst array.
|
|
|
|
* Return false if kvm_apic_map_get_dest_lapic did nothing useful.
|
|
|
|
* Note: we may have zero kvm_lapic destinations when we return true, which
|
|
|
|
* means that the interrupt should be dropped. In this case, *bitmap would be
|
|
|
|
* zero and *dst undefined.
|
|
|
|
*/
|
|
|
|
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
|
|
|
|
struct kvm_lapic **src, struct kvm_lapic_irq *irq,
|
|
|
|
struct kvm_apic_map *map, struct kvm_lapic ***dst,
|
|
|
|
unsigned long *bitmap)
|
|
|
|
{
|
|
|
|
int i, lowest;
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (irq->shorthand == APIC_DEST_SELF && src) {
|
|
|
|
*dst = src;
|
|
|
|
*bitmap = 1;
|
|
|
|
return true;
|
|
|
|
} else if (irq->shorthand)
|
2012-09-13 22:19:24 +08:00
|
|
|
return false;
|
|
|
|
|
2016-07-13 04:09:28 +08:00
|
|
|
if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
|
2015-02-13 02:41:32 +08:00
|
|
|
return false;
|
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (irq->dest_mode == APIC_DEST_PHYSICAL) {
|
2016-07-13 04:09:20 +08:00
|
|
|
if (irq->dest_id > map->max_apic_id) {
|
2016-07-13 04:09:18 +08:00
|
|
|
*bitmap = 0;
|
|
|
|
} else {
|
2019-04-11 17:16:47 +08:00
|
|
|
u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
|
|
|
|
*dst = &map->phys_map[dest_id];
|
2016-07-13 04:09:18 +08:00
|
|
|
*bitmap = 1;
|
|
|
|
}
|
2012-09-13 22:19:24 +08:00
|
|
|
return true;
|
2015-04-13 21:40:02 +08:00
|
|
|
}
|
2014-11-28 03:03:14 +08:00
|
|
|
|
2016-07-13 04:09:19 +08:00
|
|
|
*bitmap = 0;
|
|
|
|
if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
|
|
|
|
(u16 *)bitmap))
|
2012-09-13 22:19:24 +08:00
|
|
|
return false;
|
2014-11-28 03:03:12 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (!kvm_lowest_prio_delivery(irq))
|
|
|
|
return true;
|
2015-02-13 02:41:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (!kvm_vector_hashing_enabled()) {
|
|
|
|
lowest = -1;
|
|
|
|
for_each_set_bit(i, bitmap, 16) {
|
|
|
|
if (!(*dst)[i])
|
|
|
|
continue;
|
|
|
|
if (lowest < 0)
|
|
|
|
lowest = i;
|
|
|
|
else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
|
|
|
|
(*dst)[lowest]->vcpu) < 0)
|
|
|
|
lowest = i;
|
2015-02-13 02:41:33 +08:00
|
|
|
}
|
2016-07-13 04:09:18 +08:00
|
|
|
} else {
|
|
|
|
if (!*bitmap)
|
|
|
|
return true;
|
2015-02-13 02:41:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
|
|
|
|
bitmap, 16);
|
2014-11-28 03:03:13 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (!(*dst)[lowest]) {
|
|
|
|
kvm_apic_disabled_lapic_found(kvm);
|
|
|
|
*bitmap = 0;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
*bitmap = (lowest >= 0) ? 1 << lowest : 0;
|
2012-09-13 22:19:24 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
return true;
|
|
|
|
}
|
2016-01-25 16:53:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
|
|
|
|
struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
|
|
|
|
{
|
|
|
|
struct kvm_apic_map *map;
|
|
|
|
unsigned long bitmap;
|
|
|
|
struct kvm_lapic **dst = NULL;
|
|
|
|
int i;
|
|
|
|
bool ret;
|
2016-01-25 16:53:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
*r = -1;
|
2016-01-25 16:53:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (irq->shorthand == APIC_DEST_SELF) {
|
|
|
|
*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
|
|
|
|
return true;
|
|
|
|
}
|
2016-01-25 16:53:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
rcu_read_lock();
|
|
|
|
map = rcu_dereference(kvm->arch.apic_map);
|
2016-01-25 16:53:33 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
|
2018-10-01 22:07:18 +08:00
|
|
|
if (ret) {
|
|
|
|
*r = 0;
|
2016-07-13 04:09:18 +08:00
|
|
|
for_each_set_bit(i, &bitmap, 16) {
|
|
|
|
if (!dst[i])
|
|
|
|
continue;
|
|
|
|
*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
|
2012-09-13 22:19:24 +08:00
|
|
|
}
|
2018-10-01 22:07:18 +08:00
|
|
|
}
|
2012-09-13 22:19:24 +08:00
|
|
|
|
|
|
|
rcu_read_unlock();
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-01-25 16:53:34 +08:00
|
|
|
/*
|
|
|
|
* This routine tries to handler interrupts in posted mode, here is how
|
|
|
|
* it deals with different cases:
|
|
|
|
* - For single-destination interrupts, handle it in posted mode
|
|
|
|
* - Else if vector hashing is enabled and it is a lowest-priority
|
|
|
|
* interrupt, handle it in posted mode and use the following mechanism
|
|
|
|
* to find the destinaiton vCPU.
|
|
|
|
* 1. For lowest-priority interrupts, store all the possible
|
|
|
|
* destination vCPUs in an array.
|
|
|
|
* 2. Use "guest vector % max number of destination vCPUs" to find
|
|
|
|
* the right destination vCPU in the array for the lowest-priority
|
|
|
|
* interrupt.
|
|
|
|
* - Otherwise, use remapped mode to inject the interrupt.
|
|
|
|
*/
|
2015-09-18 22:29:47 +08:00
|
|
|
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
|
|
|
|
struct kvm_vcpu **dest_vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_apic_map *map;
|
2016-07-13 04:09:18 +08:00
|
|
|
unsigned long bitmap;
|
|
|
|
struct kvm_lapic **dst = NULL;
|
2015-09-18 22:29:47 +08:00
|
|
|
bool ret = false;
|
|
|
|
|
|
|
|
if (irq->shorthand)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
rcu_read_lock();
|
|
|
|
map = rcu_dereference(kvm->arch.apic_map);
|
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
|
|
|
|
hweight16(bitmap) == 1) {
|
|
|
|
unsigned long i = find_first_bit(&bitmap, 16);
|
2016-01-25 16:53:34 +08:00
|
|
|
|
2016-07-13 04:09:18 +08:00
|
|
|
if (dst[i]) {
|
|
|
|
*dest_vcpu = dst[i]->vcpu;
|
|
|
|
ret = true;
|
2016-01-25 16:53:34 +08:00
|
|
|
}
|
2015-09-18 22:29:47 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
rcu_read_unlock();
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
/*
|
|
|
|
* Add a pending IRQ into lapic.
|
|
|
|
* Return 1 if successfully added and 0 if discarded.
|
|
|
|
*/
|
|
|
|
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
|
2013-04-11 19:21:37 +08:00
|
|
|
int vector, int level, int trig_mode,
|
2016-02-29 23:04:43 +08:00
|
|
|
struct dest_map *dest_map)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2009-03-05 22:34:44 +08:00
|
|
|
int result = 0;
|
2007-09-03 22:07:41 +08:00
|
|
|
struct kvm_vcpu *vcpu = apic->vcpu;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2014-09-11 17:51:02 +08:00
|
|
|
trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
|
|
|
|
trig_mode, vector);
|
2007-09-12 15:58:04 +08:00
|
|
|
switch (delivery_mode) {
|
|
|
|
case APIC_DM_LOWEST:
|
2009-03-05 22:34:59 +08:00
|
|
|
vcpu->arch.apic_arb_prio++;
|
2019-01-26 02:23:17 +08:00
|
|
|
/* fall through */
|
2009-03-05 22:34:59 +08:00
|
|
|
case APIC_DM_FIXED:
|
2015-07-29 21:03:06 +08:00
|
|
|
if (unlikely(trig_mode && !level))
|
|
|
|
break;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
/* FIXME add logic for vcpu on reset */
|
|
|
|
if (unlikely(!apic_enabled(apic)))
|
|
|
|
break;
|
|
|
|
|
2013-07-25 15:58:45 +08:00
|
|
|
result = 1;
|
|
|
|
|
2016-02-29 23:04:44 +08:00
|
|
|
if (dest_map) {
|
2016-02-29 23:04:43 +08:00
|
|
|
__set_bit(vcpu->vcpu_id, dest_map->map);
|
2016-02-29 23:04:44 +08:00
|
|
|
dest_map->vectors[vcpu->vcpu_id] = vector;
|
|
|
|
}
|
2009-12-29 18:42:16 +08:00
|
|
|
|
2015-07-29 21:03:06 +08:00
|
|
|
if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
|
|
|
|
if (trig_mode)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
|
2015-07-29 21:03:06 +08:00
|
|
|
else
|
|
|
|
apic_clear_vector(vector, apic->regs + APIC_TMR);
|
|
|
|
}
|
|
|
|
|
2015-11-10 20:36:33 +08:00
|
|
|
if (vcpu->arch.apicv_active)
|
2013-04-11 19:25:16 +08:00
|
|
|
kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
|
2013-07-25 15:58:45 +08:00
|
|
|
else {
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_irr(vector, apic);
|
2013-04-11 19:25:16 +08:00
|
|
|
|
|
|
|
kvm_make_request(KVM_REQ_EVENT, vcpu);
|
|
|
|
kvm_vcpu_kick(vcpu);
|
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_DM_REMRD:
|
2013-08-26 16:48:35 +08:00
|
|
|
result = 1;
|
|
|
|
vcpu->arch.pv.pv_unhalted = 1;
|
|
|
|
kvm_make_request(KVM_REQ_EVENT, vcpu);
|
|
|
|
kvm_vcpu_kick(vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_DM_SMI:
|
2015-05-07 17:36:11 +08:00
|
|
|
result = 1;
|
|
|
|
kvm_make_request(KVM_REQ_SMI, vcpu);
|
|
|
|
kvm_vcpu_kick(vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
2008-05-15 09:52:48 +08:00
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_DM_NMI:
|
2009-03-05 22:34:44 +08:00
|
|
|
result = 1;
|
2008-05-15 09:52:48 +08:00
|
|
|
kvm_inject_nmi(vcpu);
|
2008-09-26 15:30:54 +08:00
|
|
|
kvm_vcpu_kick(vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_DM_INIT:
|
2012-01-16 21:02:20 +08:00
|
|
|
if (!trig_mode || level) {
|
2009-03-05 22:34:44 +08:00
|
|
|
result = 1;
|
2013-03-13 19:42:34 +08:00
|
|
|
/* assumes that there are only KVM_APIC_INIT/SIPI */
|
|
|
|
apic->pending_events = (1UL << KVM_APIC_INIT);
|
|
|
|
/* make sure pending_events is visible before sending
|
|
|
|
* the request */
|
|
|
|
smp_wmb();
|
2010-07-27 17:30:24 +08:00
|
|
|
kvm_make_request(KVM_REQ_EVENT, vcpu);
|
2007-09-03 22:07:41 +08:00
|
|
|
kvm_vcpu_kick(vcpu);
|
|
|
|
} else {
|
2008-09-30 16:41:06 +08:00
|
|
|
apic_debug("Ignoring de-assert INIT to vcpu %d\n",
|
|
|
|
vcpu->vcpu_id);
|
2007-09-03 22:07:41 +08:00
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_DM_STARTUP:
|
2008-09-30 16:41:06 +08:00
|
|
|
apic_debug("SIPI to vcpu %d vector 0x%02x\n",
|
|
|
|
vcpu->vcpu_id, vector);
|
2013-03-13 19:42:34 +08:00
|
|
|
result = 1;
|
|
|
|
apic->sipi_vector = vector;
|
|
|
|
/* make sure sipi_vector is visible for the receiver */
|
|
|
|
smp_wmb();
|
|
|
|
set_bit(KVM_APIC_SIPI, &apic->pending_events);
|
|
|
|
kvm_make_request(KVM_REQ_EVENT, vcpu);
|
|
|
|
kvm_vcpu_kick(vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
2008-09-26 15:30:52 +08:00
|
|
|
case APIC_DM_EXTINT:
|
|
|
|
/*
|
|
|
|
* Should only be called by kvm_apic_local_deliver() with LVT0,
|
|
|
|
* before NMI watchdog was enabled. Already handled by
|
|
|
|
* kvm_apic_accept_pic_intr().
|
|
|
|
*/
|
|
|
|
break;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
default:
|
|
|
|
printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
|
|
|
|
delivery_mode);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2009-03-05 22:34:59 +08:00
|
|
|
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
|
2007-12-02 22:35:57 +08:00
|
|
|
{
|
2009-03-05 22:34:59 +08:00
|
|
|
return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
|
2007-12-02 22:35:57 +08:00
|
|
|
}
|
|
|
|
|
2015-07-29 16:43:18 +08:00
|
|
|
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
|
|
|
|
{
|
2015-11-10 20:36:32 +08:00
|
|
|
return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
|
2015-07-29 16:43:18 +08:00
|
|
|
}
|
|
|
|
|
2013-01-25 10:18:51 +08:00
|
|
|
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
|
|
|
|
{
|
2015-07-30 14:21:41 +08:00
|
|
|
int trigger_mode;
|
|
|
|
|
|
|
|
/* Eoi the ioapic only if the ioapic doesn't own the vector. */
|
|
|
|
if (!kvm_ioapic_handles_vector(apic, vector))
|
|
|
|
return;
|
2015-07-29 16:43:18 +08:00
|
|
|
|
2015-07-30 14:21:41 +08:00
|
|
|
/* Request a KVM exit to inform the userspace IOAPIC. */
|
|
|
|
if (irqchip_split(apic->vcpu->kvm)) {
|
|
|
|
apic->vcpu->arch.pending_ioapic_eoi = vector;
|
|
|
|
kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
|
|
|
|
return;
|
2013-01-25 10:18:51 +08:00
|
|
|
}
|
2015-07-30 14:21:41 +08:00
|
|
|
|
|
|
|
if (apic_test_vector(vector, apic->regs + APIC_TMR))
|
|
|
|
trigger_mode = IOAPIC_LEVEL_TRIG;
|
|
|
|
else
|
|
|
|
trigger_mode = IOAPIC_EDGE_TRIG;
|
|
|
|
|
|
|
|
kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
|
2013-01-25 10:18:51 +08:00
|
|
|
}
|
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
static int apic_set_eoi(struct kvm_lapic *apic)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
|
|
|
int vector = apic_find_highest_isr(apic);
|
2012-06-25 00:25:07 +08:00
|
|
|
|
|
|
|
trace_kvm_eoi(apic, vector);
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
/*
|
|
|
|
* Not every write EOI will has corresponding ISR,
|
|
|
|
* one example is when Kernel check timer on setup_IO_APIC
|
|
|
|
*/
|
|
|
|
if (vector == -1)
|
2012-06-25 00:25:07 +08:00
|
|
|
return vector;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2012-06-25 00:24:26 +08:00
|
|
|
apic_clear_isr(vector, apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_update_ppr(apic);
|
|
|
|
|
2015-11-10 20:36:34 +08:00
|
|
|
if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
|
|
|
|
kvm_hv_synic_send_eoi(apic->vcpu, vector);
|
|
|
|
|
2013-01-25 10:18:51 +08:00
|
|
|
kvm_ioapic_send_eoi(apic, vector);
|
2010-07-27 17:30:24 +08:00
|
|
|
kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
|
2012-06-25 00:25:07 +08:00
|
|
|
return vector;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2013-01-25 10:18:51 +08:00
|
|
|
/*
|
|
|
|
* this interface assumes a trap-like exit, which has already finished
|
|
|
|
* desired side effect including vISR and vPPR update.
|
|
|
|
*/
|
|
|
|
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
|
|
|
trace_kvm_eoi(apic, vector);
|
|
|
|
|
|
|
|
kvm_ioapic_send_eoi(apic, vector);
|
|
|
|
kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static void apic_send_ipi(struct kvm_lapic *apic)
|
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
|
|
|
|
u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
|
2009-03-05 22:35:04 +08:00
|
|
|
struct kvm_lapic_irq irq;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-03-05 22:35:04 +08:00
|
|
|
irq.vector = icr_low & APIC_VECTOR_MASK;
|
|
|
|
irq.delivery_mode = icr_low & APIC_MODE_MASK;
|
|
|
|
irq.dest_mode = icr_low & APIC_DEST_MASK;
|
2015-04-21 20:57:05 +08:00
|
|
|
irq.level = (icr_low & APIC_INT_ASSERT) != 0;
|
2009-03-05 22:35:04 +08:00
|
|
|
irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
|
|
|
|
irq.shorthand = icr_low & APIC_SHORT_MASK;
|
2015-03-19 09:26:03 +08:00
|
|
|
irq.msi_redir_hint = false;
|
2009-07-05 22:39:36 +08:00
|
|
|
if (apic_x2apic_mode(apic))
|
|
|
|
irq.dest_id = icr_high;
|
|
|
|
else
|
|
|
|
irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-07-07 21:00:57 +08:00
|
|
|
trace_kvm_apic_ipi(icr_low, irq.dest_id);
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_debug("icr_high 0x%x, icr_low 0x%x, "
|
|
|
|
"short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
|
2015-03-19 09:26:03 +08:00
|
|
|
"dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
|
|
|
|
"msi_redir_hint 0x%x\n",
|
2009-04-30 05:29:09 +08:00
|
|
|
icr_high, icr_low, irq.shorthand, irq.dest_id,
|
2009-03-05 22:35:04 +08:00
|
|
|
irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
|
2015-03-19 09:26:03 +08:00
|
|
|
irq.vector, irq.msi_redir_hint);
|
2009-03-05 22:35:04 +08:00
|
|
|
|
2013-04-11 19:21:37 +08:00
|
|
|
kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static u32 apic_get_tmcct(struct kvm_lapic *apic)
|
|
|
|
{
|
2016-10-24 18:23:13 +08:00
|
|
|
ktime_t remaining, now;
|
2009-02-11 06:41:41 +08:00
|
|
|
s64 ns;
|
2007-10-21 14:55:50 +08:00
|
|
|
u32 tmcct;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
ASSERT(apic != NULL);
|
|
|
|
|
2007-10-21 14:55:50 +08:00
|
|
|
/* if initial count is 0, current count should also be 0 */
|
2016-05-05 03:09:41 +08:00
|
|
|
if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
|
2013-11-20 06:12:18 +08:00
|
|
|
apic->lapic_timer.period == 0)
|
2007-10-21 14:55:50 +08:00
|
|
|
return 0;
|
|
|
|
|
2016-10-25 21:23:49 +08:00
|
|
|
now = ktime_get();
|
2016-10-24 18:23:13 +08:00
|
|
|
remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
|
2009-02-11 06:41:41 +08:00
|
|
|
if (ktime_to_ns(remaining) < 0)
|
2016-12-25 19:30:41 +08:00
|
|
|
remaining = 0;
|
2009-02-11 06:41:41 +08:00
|
|
|
|
2009-02-23 21:57:41 +08:00
|
|
|
ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
|
|
|
|
tmcct = div64_u64(ns,
|
|
|
|
(APIC_BUS_CYCLE_NS * apic->divide_count));
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
return tmcct;
|
|
|
|
}
|
|
|
|
|
2007-10-22 22:50:39 +08:00
|
|
|
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
|
|
|
|
{
|
|
|
|
struct kvm_vcpu *vcpu = apic->vcpu;
|
|
|
|
struct kvm_run *run = vcpu->run;
|
|
|
|
|
2010-05-10 17:34:53 +08:00
|
|
|
kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
|
2008-06-28 01:58:02 +08:00
|
|
|
run->tpr_access.rip = kvm_rip_read(vcpu);
|
2007-10-22 22:50:39 +08:00
|
|
|
run->tpr_access.is_write = write;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
|
|
|
|
{
|
|
|
|
if (apic->vcpu->arch.tpr_access_reporting)
|
|
|
|
__report_tpr_access(apic, write);
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
|
|
|
|
{
|
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
if (offset >= LAPIC_MMIO_LENGTH)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case APIC_ARBPRI:
|
2011-09-12 17:25:51 +08:00
|
|
|
apic_debug("Access APIC ARBPRI register which is for P6\n");
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_TMCCT: /* Timer CCR */
|
2011-09-22 16:55:52 +08:00
|
|
|
if (apic_lvtt_tscdeadline(apic))
|
|
|
|
return 0;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
val = apic_get_tmcct(apic);
|
|
|
|
break;
|
2012-07-22 22:41:00 +08:00
|
|
|
case APIC_PROCPRI:
|
|
|
|
apic_update_ppr(apic);
|
2016-05-05 03:09:41 +08:00
|
|
|
val = kvm_lapic_get_reg(apic, offset);
|
2012-07-22 22:41:00 +08:00
|
|
|
break;
|
2007-10-22 22:50:39 +08:00
|
|
|
case APIC_TASKPRI:
|
|
|
|
report_tpr_access(apic, false);
|
|
|
|
/* fall thru */
|
2007-09-12 15:58:04 +08:00
|
|
|
default:
|
2016-05-05 03:09:41 +08:00
|
|
|
val = kvm_lapic_get_reg(apic, offset);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-06-02 00:54:50 +08:00
|
|
|
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
|
|
|
|
{
|
|
|
|
return container_of(dev, struct kvm_lapic, dev);
|
|
|
|
}
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
|
2009-07-05 22:39:36 +08:00
|
|
|
void *data)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
|
|
|
unsigned char alignment = offset & 0xf;
|
|
|
|
u32 result;
|
2012-06-28 15:22:57 +08:00
|
|
|
/* this bitmask has a bit cleared for each reserved register */
|
2009-07-05 22:39:36 +08:00
|
|
|
static const u64 rmask = 0x43ff01ffffffe70cULL;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
if ((alignment + len) > 4) {
|
2009-07-08 16:26:54 +08:00
|
|
|
apic_debug("KVM_APIC_READ: alignment error %x %d\n",
|
|
|
|
offset, len);
|
2009-07-05 22:39:36 +08:00
|
|
|
return 1;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
2009-07-05 22:39:36 +08:00
|
|
|
|
|
|
|
if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
|
2009-07-08 16:26:54 +08:00
|
|
|
apic_debug("KVM_APIC_READ: read reserved register %x\n",
|
|
|
|
offset);
|
2009-07-05 22:39:36 +08:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
result = __apic_read(apic, offset & ~0xf);
|
|
|
|
|
2009-06-17 20:22:14 +08:00
|
|
|
trace_kvm_apic_read(offset, result);
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
switch (len) {
|
|
|
|
case 1:
|
|
|
|
case 2:
|
|
|
|
case 4:
|
|
|
|
memcpy(data, (char *)&result + alignment, len);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_ERR "Local APIC read with len = %x, "
|
|
|
|
"should be 1,2, or 4 instead\n", len);
|
|
|
|
break;
|
|
|
|
}
|
2009-06-30 03:24:32 +08:00
|
|
|
return 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
2016-05-05 03:09:40 +08:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
|
|
|
|
{
|
2018-08-02 23:08:16 +08:00
|
|
|
return addr >= apic->base_address &&
|
|
|
|
addr < apic->base_address + LAPIC_MMIO_LENGTH;
|
2009-07-05 22:39:36 +08:00
|
|
|
}
|
|
|
|
|
2015-03-26 22:39:28 +08:00
|
|
|
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
|
2009-07-05 22:39:36 +08:00
|
|
|
gpa_t address, int len, void *data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = to_lapic(this);
|
|
|
|
u32 offset = address - apic->base_address;
|
|
|
|
|
|
|
|
if (!apic_mmio_in_range(apic, address))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
2018-08-02 23:08:16 +08:00
|
|
|
if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
|
|
|
|
if (!kvm_check_has_quirk(vcpu->kvm,
|
|
|
|
KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
memset(data, 0xff, len);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_read(apic, offset, len, data);
|
2009-07-05 22:39:36 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static void update_divide_count(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
u32 tmp1, tmp2, tdcr;
|
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
|
2007-09-12 15:58:04 +08:00
|
|
|
tmp1 = tdcr & 0xf;
|
|
|
|
tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
|
2009-02-23 21:57:41 +08:00
|
|
|
apic->divide_count = 0x1 << (tmp2 & 0x7);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
apic_debug("timer divide count is 0x%x\n",
|
2009-04-30 05:29:09 +08:00
|
|
|
apic->divide_count);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2017-10-06 09:54:24 +08:00
|
|
|
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Do not allow the guest to program periodic timers with small
|
|
|
|
* interval, since the hrtimers are not throttled by the host
|
|
|
|
* scheduler.
|
|
|
|
*/
|
2017-10-06 09:54:25 +08:00
|
|
|
if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
|
2017-10-06 09:54:24 +08:00
|
|
|
s64 min_period = min_timer_period_us * 1000LL;
|
|
|
|
|
|
|
|
if (apic->lapic_timer.period < min_period) {
|
|
|
|
pr_info_ratelimited(
|
|
|
|
"kvm: vcpu %i: requested %lld ns "
|
|
|
|
"lapic timer period limited to %lld ns\n",
|
|
|
|
apic->vcpu->vcpu_id,
|
|
|
|
apic->lapic_timer.period, min_period);
|
|
|
|
apic->lapic_timer.period = min_period;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-06 02:57:41 +08:00
|
|
|
static void apic_update_lvtt(struct kvm_lapic *apic)
|
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
|
2015-06-06 02:57:41 +08:00
|
|
|
apic->lapic_timer.timer_mode_mask;
|
|
|
|
|
|
|
|
if (apic->lapic_timer.timer_mode != timer_mode) {
|
2017-10-05 18:53:51 +08:00
|
|
|
if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
|
2017-10-06 09:54:25 +08:00
|
|
|
APIC_LVT_TIMER_TSCDEADLINE)) {
|
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
2017-10-07 01:25:55 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_TMICT, 0);
|
|
|
|
apic->lapic_timer.period = 0;
|
|
|
|
apic->lapic_timer.tscdeadline = 0;
|
2017-10-06 09:54:25 +08:00
|
|
|
}
|
2015-06-06 02:57:41 +08:00
|
|
|
apic->lapic_timer.timer_mode = timer_mode;
|
2017-10-06 09:54:25 +08:00
|
|
|
limit_periodic_timer_frequency(apic);
|
2015-06-06 02:57:41 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-10-11 01:15:08 +08:00
|
|
|
static void apic_timer_expired(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
struct kvm_vcpu *vcpu = apic->vcpu;
|
2016-02-19 16:46:39 +08:00
|
|
|
struct swait_queue_head *q = &vcpu->wq;
|
2014-12-16 22:08:15 +08:00
|
|
|
struct kvm_timer *ktimer = &apic->lapic_timer;
|
2014-10-11 01:15:08 +08:00
|
|
|
|
|
|
|
if (atomic_read(&apic->lapic_timer.pending))
|
|
|
|
return;
|
|
|
|
|
|
|
|
atomic_inc(&apic->lapic_timer.pending);
|
2015-01-02 11:05:18 +08:00
|
|
|
kvm_set_pending_timer(vcpu);
|
2014-10-11 01:15:08 +08:00
|
|
|
|
2017-09-14 04:08:20 +08:00
|
|
|
/*
|
|
|
|
* For x86, the atomic_inc() is serialized, thus
|
|
|
|
* using swait_active() is safe.
|
|
|
|
*/
|
2016-02-19 16:46:39 +08:00
|
|
|
if (swait_active(q))
|
2018-06-12 16:34:52 +08:00
|
|
|
swake_up_one(q);
|
2014-12-16 22:08:15 +08:00
|
|
|
|
|
|
|
if (apic_lvtt_tscdeadline(apic))
|
|
|
|
ktimer->expired_tscdeadline = ktimer->tscdeadline;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On APICv, this test will cause a busy wait
|
|
|
|
* during a higher-priority task.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-05-05 03:09:41 +08:00
|
|
|
u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
|
2014-12-16 22:08:15 +08:00
|
|
|
|
|
|
|
if (kvm_apic_hw_enabled(apic)) {
|
|
|
|
int vec = reg & APIC_VECTOR_MASK;
|
2015-02-03 01:26:08 +08:00
|
|
|
void *bitmap = apic->regs + APIC_ISR;
|
2014-12-16 22:08:15 +08:00
|
|
|
|
2015-11-10 20:36:33 +08:00
|
|
|
if (vcpu->arch.apicv_active)
|
2015-02-03 01:26:08 +08:00
|
|
|
bitmap = apic->regs + APIC_IRR;
|
|
|
|
|
|
|
|
if (apic_test_vector(vec, bitmap))
|
|
|
|
return true;
|
2014-12-16 22:08:15 +08:00
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
void wait_lapic_expire(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
KVM: LAPIC: Tune lapic_timer_advance_ns automatically
In cloud environment, lapic_timer_advance_ns is needed to be tuned for every CPU
generations, and every host kernel versions(the kvm-unit-tests/tscdeadline_latency.flat
is 5700 cycles for upstream kernel and 9600 cycles for our 3.10 product kernel,
both preemption_timer=N, Skylake server).
This patch adds the capability to automatically tune lapic_timer_advance_ns
step by step, the initial value is 1000ns as 'commit d0659d946be0 ("KVM: x86:
add option to advance tscdeadline hrtimer expiration")' recommended, it will be
reduced when it is too early, and increased when it is too late. The guest_tsc
and tsc_deadline are hard to equal, so we assume we are done when the delta
is within a small scope e.g. 100 cycles. This patch reduces latency
(kvm-unit-tests/tscdeadline_latency, busy waits, preemption_timer enabled)
from ~2600 cyles to ~1200 cyles on our Skylake server.
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Liran Alon <liran.alon@oracle.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-10-09 09:02:08 +08:00
|
|
|
u64 guest_tsc, tsc_deadline, ns;
|
2014-12-16 22:08:15 +08:00
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
2014-12-16 22:08:15 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
if (apic->lapic_timer.expired_tscdeadline == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!lapic_timer_int_injected(vcpu))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tsc_deadline = apic->lapic_timer.expired_tscdeadline;
|
|
|
|
apic->lapic_timer.expired_tscdeadline = 0;
|
2015-10-20 15:39:07 +08:00
|
|
|
guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
|
2014-12-16 22:08:16 +08:00
|
|
|
trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
|
2014-12-16 22:08:15 +08:00
|
|
|
|
|
|
|
/* __delay is delay_tsc whenever the hardware has TSC, thus always. */
|
|
|
|
if (guest_tsc < tsc_deadline)
|
2016-06-21 09:33:48 +08:00
|
|
|
__delay(min(tsc_deadline - guest_tsc,
|
|
|
|
nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
|
KVM: LAPIC: Tune lapic_timer_advance_ns automatically
In cloud environment, lapic_timer_advance_ns is needed to be tuned for every CPU
generations, and every host kernel versions(the kvm-unit-tests/tscdeadline_latency.flat
is 5700 cycles for upstream kernel and 9600 cycles for our 3.10 product kernel,
both preemption_timer=N, Skylake server).
This patch adds the capability to automatically tune lapic_timer_advance_ns
step by step, the initial value is 1000ns as 'commit d0659d946be0 ("KVM: x86:
add option to advance tscdeadline hrtimer expiration")' recommended, it will be
reduced when it is too early, and increased when it is too late. The guest_tsc
and tsc_deadline are hard to equal, so we assume we are done when the delta
is within a small scope e.g. 100 cycles. This patch reduces latency
(kvm-unit-tests/tscdeadline_latency, busy waits, preemption_timer enabled)
from ~2600 cyles to ~1200 cyles on our Skylake server.
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Liran Alon <liran.alon@oracle.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-10-09 09:02:08 +08:00
|
|
|
|
|
|
|
if (!lapic_timer_advance_adjust_done) {
|
|
|
|
/* too early */
|
|
|
|
if (guest_tsc < tsc_deadline) {
|
|
|
|
ns = (tsc_deadline - guest_tsc) * 1000000ULL;
|
|
|
|
do_div(ns, vcpu->arch.virtual_tsc_khz);
|
|
|
|
lapic_timer_advance_ns -= min((unsigned int)ns,
|
|
|
|
lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
|
|
|
|
} else {
|
|
|
|
/* too late */
|
|
|
|
ns = (guest_tsc - tsc_deadline) * 1000000ULL;
|
|
|
|
do_div(ns, vcpu->arch.virtual_tsc_khz);
|
|
|
|
lapic_timer_advance_ns += min((unsigned int)ns,
|
|
|
|
lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
|
|
|
|
}
|
|
|
|
if (abs(guest_tsc - tsc_deadline) < LAPIC_TIMER_ADVANCE_ADJUST_DONE)
|
|
|
|
lapic_timer_advance_adjust_done = true;
|
KVM: lapic: Disable timer advancement if adaptive tuning goes haywire
To minimize the latency of timer interrupts as observed by the guest,
KVM adjusts the values it programs into the host timers to account for
the host's overhead of programming and handling the timer event. Now
that the timer advancement is automatically tuned during runtime, it's
effectively unbounded by default, e.g. if KVM is running as L1 the
advancement can measure in hundreds of milliseconds.
Disable timer advancement if adaptive tuning yields an advancement of
more than 5000ns, as large advancements can break reasonable assumptions
of the guest, e.g. that a timer configured to fire after 1ms won't
arrive on the next instruction. Although KVM busy waits to mitigate the
case of a timer event arriving too early, complications can arise when
shifting the interrupt too far, e.g. kvm-unit-test's vmx.interrupt test
will fail when its "host" exits on interrupts as KVM may inject the INTR
before the guest executes STI+HLT. Arguably the unit test is "broken"
in the sense that delaying a timer interrupt by 1ms doesn't technically
guarantee the interrupt will arrive after STI+HLT, but it's a reasonable
assumption that KVM should support.
Furthermore, an unbounded advancement also effectively unbounds the time
spent busy waiting, e.g. if the guest programs a timer with a very large
delay.
5000ns is a somewhat arbitrary threshold. When running on bare metal,
which is the intended use case, timer advancement is expected to be in
the general vicinity of 1000ns. 5000ns is high enough that false
positives are unlikely, while not being so high as to negatively affect
the host's performance/stability.
Note, a future patch will enable userspace to disable KVM's adaptive
tuning, which will allow priveleged userspace will to specifying an
advancement value in excess of this arbitrary threshold in order to
satisfy an abnormal use case.
Cc: Liran Alon <liran.alon@oracle.com>
Cc: Wanpeng Li <wanpengli@tencent.com>
Cc: stable@vger.kernel.org
Fixes: 3b8a5df6c4dc6 ("KVM: LAPIC: Tune lapic_timer_advance_ns automatically")
Signed-off-by: Sean Christopherson <sean.j.christopherson@intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2019-04-18 01:15:31 +08:00
|
|
|
if (unlikely(lapic_timer_advance_ns > 5000)) {
|
|
|
|
lapic_timer_advance_ns = 0;
|
|
|
|
lapic_timer_advance_adjust_done = true;
|
|
|
|
}
|
KVM: LAPIC: Tune lapic_timer_advance_ns automatically
In cloud environment, lapic_timer_advance_ns is needed to be tuned for every CPU
generations, and every host kernel versions(the kvm-unit-tests/tscdeadline_latency.flat
is 5700 cycles for upstream kernel and 9600 cycles for our 3.10 product kernel,
both preemption_timer=N, Skylake server).
This patch adds the capability to automatically tune lapic_timer_advance_ns
step by step, the initial value is 1000ns as 'commit d0659d946be0 ("KVM: x86:
add option to advance tscdeadline hrtimer expiration")' recommended, it will be
reduced when it is too early, and increased when it is too late. The guest_tsc
and tsc_deadline are hard to equal, so we assume we are done when the delta
is within a small scope e.g. 100 cycles. This patch reduces latency
(kvm-unit-tests/tscdeadline_latency, busy waits, preemption_timer enabled)
from ~2600 cyles to ~1200 cyles on our Skylake server.
Cc: Paolo Bonzini <pbonzini@redhat.com>
Cc: Radim Krčmář <rkrcmar@redhat.com>
Cc: Liran Alon <liran.alon@oracle.com>
Signed-off-by: Wanpeng Li <wanpengli@tencent.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-10-09 09:02:08 +08:00
|
|
|
}
|
2014-10-11 01:15:08 +08:00
|
|
|
}
|
|
|
|
|
2016-06-14 05:20:00 +08:00
|
|
|
static void start_sw_tscdeadline(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
|
|
|
|
u64 ns = 0;
|
|
|
|
ktime_t expire;
|
|
|
|
struct kvm_vcpu *vcpu = apic->vcpu;
|
|
|
|
unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
|
|
|
|
unsigned long flags;
|
|
|
|
ktime_t now;
|
|
|
|
|
|
|
|
if (unlikely(!tscdeadline || !this_tsc_khz))
|
|
|
|
return;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
2016-10-25 21:23:49 +08:00
|
|
|
now = ktime_get();
|
2016-06-14 05:20:00 +08:00
|
|
|
guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
|
2019-04-17 01:36:34 +08:00
|
|
|
|
|
|
|
ns = (tscdeadline - guest_tsc) * 1000000ULL;
|
|
|
|
do_div(ns, this_tsc_khz);
|
|
|
|
|
|
|
|
if (likely(tscdeadline > guest_tsc) &&
|
|
|
|
likely(ns > lapic_timer_advance_ns)) {
|
2016-06-14 05:20:00 +08:00
|
|
|
expire = ktime_add_ns(now, ns);
|
|
|
|
expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
|
|
|
|
hrtimer_start(&apic->lapic_timer.timer,
|
|
|
|
expire, HRTIMER_MODE_ABS_PINNED);
|
|
|
|
} else
|
|
|
|
apic_timer_expired(apic);
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
2017-10-06 22:38:32 +08:00
|
|
|
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
|
|
|
|
{
|
|
|
|
ktime_t now, remaining;
|
|
|
|
u64 ns_remaining_old, ns_remaining_new;
|
|
|
|
|
|
|
|
apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
|
|
|
|
* APIC_BUS_CYCLE_NS * apic->divide_count;
|
|
|
|
limit_periodic_timer_frequency(apic);
|
|
|
|
|
|
|
|
now = ktime_get();
|
|
|
|
remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
|
|
|
|
if (ktime_to_ns(remaining) < 0)
|
|
|
|
remaining = 0;
|
|
|
|
|
|
|
|
ns_remaining_old = ktime_to_ns(remaining);
|
|
|
|
ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
|
|
|
|
apic->divide_count, old_divisor);
|
|
|
|
|
|
|
|
apic->lapic_timer.tscdeadline +=
|
|
|
|
nsec_to_cycles(apic->vcpu, ns_remaining_new) -
|
|
|
|
nsec_to_cycles(apic->vcpu, ns_remaining_old);
|
|
|
|
apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
|
|
|
|
}
|
|
|
|
|
2016-10-24 18:23:13 +08:00
|
|
|
static bool set_target_expiration(struct kvm_lapic *apic)
|
2016-10-24 18:23:09 +08:00
|
|
|
{
|
|
|
|
ktime_t now;
|
2016-10-24 18:23:13 +08:00
|
|
|
u64 tscl = rdtsc();
|
2016-10-24 18:23:09 +08:00
|
|
|
|
2016-10-25 21:23:49 +08:00
|
|
|
now = ktime_get();
|
2016-10-24 18:23:09 +08:00
|
|
|
apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
|
2016-10-24 18:23:13 +08:00
|
|
|
* APIC_BUS_CYCLE_NS * apic->divide_count;
|
2016-10-24 18:23:09 +08:00
|
|
|
|
2017-10-07 01:25:54 +08:00
|
|
|
if (!apic->lapic_timer.period) {
|
|
|
|
apic->lapic_timer.tscdeadline = 0;
|
2016-10-24 18:23:13 +08:00
|
|
|
return false;
|
2016-10-24 18:23:09 +08:00
|
|
|
}
|
|
|
|
|
2017-10-06 09:54:24 +08:00
|
|
|
limit_periodic_timer_frequency(apic);
|
2016-10-24 18:23:09 +08:00
|
|
|
|
|
|
|
apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
|
|
|
|
PRIx64 ", "
|
|
|
|
"timer initial count 0x%x, period %lldns, "
|
|
|
|
"expire @ 0x%016" PRIx64 ".\n", __func__,
|
|
|
|
APIC_BUS_CYCLE_NS, ktime_to_ns(now),
|
|
|
|
kvm_lapic_get_reg(apic, APIC_TMICT),
|
|
|
|
apic->lapic_timer.period,
|
|
|
|
ktime_to_ns(ktime_add_ns(now,
|
|
|
|
apic->lapic_timer.period)));
|
2016-10-24 18:23:13 +08:00
|
|
|
|
|
|
|
apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
|
|
|
|
nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
|
|
|
|
apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void advance_periodic_target_expiration(struct kvm_lapic *apic)
|
|
|
|
{
|
2018-05-18 23:55:46 +08:00
|
|
|
ktime_t now = ktime_get();
|
|
|
|
u64 tscl = rdtsc();
|
|
|
|
ktime_t delta;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Synchronize both deadlines to the same time source or
|
|
|
|
* differences in the periods (caused by differences in the
|
|
|
|
* underlying clocks or numerical approximation errors) will
|
|
|
|
* cause the two to drift apart over time as the errors
|
|
|
|
* accumulate.
|
|
|
|
*/
|
2016-10-24 18:23:13 +08:00
|
|
|
apic->lapic_timer.target_expiration =
|
|
|
|
ktime_add_ns(apic->lapic_timer.target_expiration,
|
|
|
|
apic->lapic_timer.period);
|
2018-05-18 23:55:46 +08:00
|
|
|
delta = ktime_sub(apic->lapic_timer.target_expiration, now);
|
|
|
|
apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
|
|
|
|
nsec_to_cycles(apic->vcpu, delta);
|
2016-10-24 18:23:09 +08:00
|
|
|
}
|
|
|
|
|
2018-04-30 06:05:58 +08:00
|
|
|
static void start_sw_period(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
if (!apic->lapic_timer.period)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (ktime_after(ktime_get(),
|
|
|
|
apic->lapic_timer.target_expiration)) {
|
|
|
|
apic_timer_expired(apic);
|
|
|
|
|
|
|
|
if (apic_lvtt_oneshot(apic))
|
|
|
|
return;
|
|
|
|
|
|
|
|
advance_periodic_target_expiration(apic);
|
|
|
|
}
|
|
|
|
|
|
|
|
hrtimer_start(&apic->lapic_timer.timer,
|
|
|
|
apic->lapic_timer.target_expiration,
|
|
|
|
HRTIMER_MODE_ABS_PINNED);
|
|
|
|
}
|
|
|
|
|
2016-06-14 05:20:01 +08:00
|
|
|
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2016-08-03 12:04:12 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
|
|
|
return false;
|
|
|
|
|
2016-06-14 05:20:01 +08:00
|
|
|
return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
|
|
|
|
|
2016-10-24 18:23:12 +08:00
|
|
|
static void cancel_hv_timer(struct kvm_lapic *apic)
|
2016-06-30 08:52:49 +08:00
|
|
|
{
|
2017-07-25 15:43:15 +08:00
|
|
|
WARN_ON(preemptible());
|
2017-06-29 23:14:50 +08:00
|
|
|
WARN_ON(!apic->lapic_timer.hv_timer_in_use);
|
2016-06-30 08:52:49 +08:00
|
|
|
kvm_x86_ops->cancel_hv_timer(apic->vcpu);
|
|
|
|
apic->lapic_timer.hv_timer_in_use = false;
|
|
|
|
}
|
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
static bool start_hv_timer(struct kvm_lapic *apic)
|
2016-06-28 14:54:19 +08:00
|
|
|
{
|
2017-06-29 23:14:50 +08:00
|
|
|
struct kvm_timer *ktimer = &apic->lapic_timer;
|
|
|
|
int r;
|
2016-06-28 14:54:19 +08:00
|
|
|
|
2017-07-25 15:43:15 +08:00
|
|
|
WARN_ON(preemptible());
|
2017-06-29 23:14:50 +08:00
|
|
|
if (!kvm_x86_ops->set_hv_timer)
|
|
|
|
return false;
|
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
|
|
|
|
return false;
|
|
|
|
|
2017-10-07 01:25:53 +08:00
|
|
|
if (!ktimer->tscdeadline)
|
|
|
|
return false;
|
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
|
|
|
|
if (r < 0)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
ktimer->hv_timer_in_use = true;
|
|
|
|
hrtimer_cancel(&ktimer->timer);
|
2016-06-28 14:54:19 +08:00
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
/*
|
|
|
|
* Also recheck ktimer->pending, in case the sw timer triggered in
|
|
|
|
* the window. For periodic timer, leave the hv timer running for
|
|
|
|
* simplicity, and the deadline will be recomputed on the next vmexit.
|
|
|
|
*/
|
2017-06-29 21:28:09 +08:00
|
|
|
if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
|
|
|
|
if (r)
|
|
|
|
apic_timer_expired(apic);
|
2017-06-29 23:14:50 +08:00
|
|
|
return false;
|
2017-06-29 21:28:09 +08:00
|
|
|
}
|
2017-06-29 23:14:50 +08:00
|
|
|
|
|
|
|
trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
|
2017-06-29 23:14:50 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
static void start_sw_timer(struct kvm_lapic *apic)
|
2017-06-29 23:14:50 +08:00
|
|
|
{
|
2017-06-29 23:14:50 +08:00
|
|
|
struct kvm_timer *ktimer = &apic->lapic_timer;
|
2017-07-25 15:43:15 +08:00
|
|
|
|
|
|
|
WARN_ON(preemptible());
|
2017-06-29 23:14:50 +08:00
|
|
|
if (apic->lapic_timer.hv_timer_in_use)
|
|
|
|
cancel_hv_timer(apic);
|
|
|
|
if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
|
|
|
|
start_sw_period(apic);
|
|
|
|
else if (apic_lvtt_tscdeadline(apic))
|
|
|
|
start_sw_tscdeadline(apic);
|
|
|
|
trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
|
|
|
|
}
|
2017-06-29 23:14:50 +08:00
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
static void restart_apic_timer(struct kvm_lapic *apic)
|
|
|
|
{
|
2017-07-25 15:43:15 +08:00
|
|
|
preempt_disable();
|
2017-06-29 23:14:50 +08:00
|
|
|
if (!start_hv_timer(apic))
|
|
|
|
start_sw_timer(apic);
|
2017-07-25 15:43:15 +08:00
|
|
|
preempt_enable();
|
2016-06-28 14:54:19 +08:00
|
|
|
}
|
|
|
|
|
2016-10-24 18:23:13 +08:00
|
|
|
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2017-07-25 15:43:15 +08:00
|
|
|
preempt_disable();
|
|
|
|
/* If the preempt notifier has already run, it also called apic_timer_expired */
|
|
|
|
if (!apic->lapic_timer.hv_timer_in_use)
|
|
|
|
goto out;
|
2016-10-24 18:23:13 +08:00
|
|
|
WARN_ON(swait_active(&vcpu->wq));
|
|
|
|
cancel_hv_timer(apic);
|
|
|
|
apic_timer_expired(apic);
|
|
|
|
|
|
|
|
if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
|
|
|
|
advance_periodic_target_expiration(apic);
|
2017-06-29 23:14:50 +08:00
|
|
|
restart_apic_timer(apic);
|
2016-10-24 18:23:13 +08:00
|
|
|
}
|
2017-07-25 15:43:15 +08:00
|
|
|
out:
|
|
|
|
preempt_enable();
|
2016-10-24 18:23:13 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
|
|
|
|
|
2016-06-14 05:20:01 +08:00
|
|
|
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2017-06-29 23:14:50 +08:00
|
|
|
restart_apic_timer(vcpu->arch.apic);
|
2016-06-14 05:20:01 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
|
|
|
|
|
|
|
|
void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2017-07-25 15:43:15 +08:00
|
|
|
preempt_disable();
|
2016-06-14 05:20:01 +08:00
|
|
|
/* Possibly the TSC deadline timer is not enabled yet */
|
2017-06-29 23:14:50 +08:00
|
|
|
if (apic->lapic_timer.hv_timer_in_use)
|
|
|
|
start_sw_timer(apic);
|
2017-07-25 15:43:15 +08:00
|
|
|
preempt_enable();
|
2017-06-29 23:14:50 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
|
2016-06-14 05:20:01 +08:00
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-06-14 05:20:01 +08:00
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
WARN_ON(!apic->lapic_timer.hv_timer_in_use);
|
|
|
|
restart_apic_timer(apic);
|
2016-06-14 05:20:01 +08:00
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
static void start_apic_timer(struct kvm_lapic *apic)
|
|
|
|
{
|
2009-02-23 21:57:41 +08:00
|
|
|
atomic_set(&apic->lapic_timer.pending, 0);
|
2008-02-24 20:37:50 +08:00
|
|
|
|
2017-06-29 23:14:50 +08:00
|
|
|
if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
|
|
|
|
&& !set_target_expiration(apic))
|
|
|
|
return;
|
|
|
|
|
|
|
|
restart_apic_timer(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2008-10-20 16:20:03 +08:00
|
|
|
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
|
|
|
|
{
|
2015-07-01 04:19:16 +08:00
|
|
|
bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
|
2008-10-20 16:20:03 +08:00
|
|
|
|
2015-07-01 04:19:16 +08:00
|
|
|
if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
|
|
|
|
apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
|
|
|
|
if (lvt0_in_nmi_mode) {
|
2008-10-20 16:20:03 +08:00
|
|
|
apic_debug("Receive NMI setting on APIC_LVT0 "
|
|
|
|
"for cpu %d\n", apic->vcpu->vcpu_id);
|
2015-07-01 21:31:49 +08:00
|
|
|
atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
|
2015-07-01 04:19:16 +08:00
|
|
|
} else
|
|
|
|
atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
|
|
|
|
}
|
2008-10-20 16:20:03 +08:00
|
|
|
}
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2009-07-05 22:39:36 +08:00
|
|
|
int ret = 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
trace_kvm_apic_write(reg, val);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
switch (reg) {
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_ID: /* Local APIC ID */
|
2009-07-05 22:39:36 +08:00
|
|
|
if (!apic_x2apic_mode(apic))
|
2016-07-13 04:09:22 +08:00
|
|
|
kvm_apic_set_xapic_id(apic, val >> 24);
|
2009-07-05 22:39:36 +08:00
|
|
|
else
|
|
|
|
ret = 1;
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_TASKPRI:
|
2007-10-22 22:50:39 +08:00
|
|
|
report_tpr_access(apic, true);
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_set_tpr(apic, val & 0xff);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_EOI:
|
|
|
|
apic_set_eoi(apic);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_LDR:
|
2009-07-05 22:39:36 +08:00
|
|
|
if (!apic_x2apic_mode(apic))
|
2012-09-13 22:19:24 +08:00
|
|
|
kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
|
2009-07-05 22:39:36 +08:00
|
|
|
else
|
|
|
|
ret = 1;
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_DFR:
|
2012-09-13 22:19:24 +08:00
|
|
|
if (!apic_x2apic_mode(apic)) {
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
|
2012-09-13 22:19:24 +08:00
|
|
|
recalculate_apic_map(apic->vcpu->kvm);
|
|
|
|
} else
|
2009-07-05 22:39:36 +08:00
|
|
|
ret = 1;
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
2009-07-05 22:39:35 +08:00
|
|
|
case APIC_SPIV: {
|
|
|
|
u32 mask = 0x3ff;
|
2016-05-05 03:09:41 +08:00
|
|
|
if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
|
2009-07-05 22:39:35 +08:00
|
|
|
mask |= APIC_SPIV_DIRECTED_EOI;
|
2012-08-05 20:58:31 +08:00
|
|
|
apic_set_spiv(apic, val & mask);
|
2007-09-12 15:58:04 +08:00
|
|
|
if (!(val & APIC_SPIV_APIC_ENABLED)) {
|
|
|
|
int i;
|
|
|
|
u32 lvt_val;
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
|
2016-05-05 03:09:41 +08:00
|
|
|
lvt_val = kvm_lapic_get_reg(apic,
|
2007-09-12 15:58:04 +08:00
|
|
|
APIC_LVTT + 0x10 * i);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
|
2007-09-12 15:58:04 +08:00
|
|
|
lvt_val | APIC_LVT_MASKED);
|
|
|
|
}
|
2015-06-06 02:57:41 +08:00
|
|
|
apic_update_lvtt(apic);
|
2009-02-23 21:57:41 +08:00
|
|
|
atomic_set(&apic->lapic_timer.pending, 0);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
}
|
|
|
|
break;
|
2009-07-05 22:39:35 +08:00
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_ICR:
|
|
|
|
/* No delay here, so we always clear the pending bit */
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_send_ipi(apic);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_ICR2:
|
2009-07-05 22:39:36 +08:00
|
|
|
if (!apic_x2apic_mode(apic))
|
|
|
|
val &= 0xff000000;
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_ICR2, val);
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
|
2008-09-26 15:30:52 +08:00
|
|
|
case APIC_LVT0:
|
2008-10-20 16:20:03 +08:00
|
|
|
apic_manage_nmi_watchdog(apic, val);
|
2019-01-26 02:23:17 +08:00
|
|
|
/* fall through */
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_LVTTHMR:
|
|
|
|
case APIC_LVTPC:
|
|
|
|
case APIC_LVT1:
|
|
|
|
case APIC_LVTERR:
|
|
|
|
/* TODO: Check vector */
|
2012-08-05 20:58:33 +08:00
|
|
|
if (!kvm_apic_sw_enabled(apic))
|
2007-09-12 15:58:04 +08:00
|
|
|
val |= APIC_LVT_MASKED;
|
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, reg, val);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
break;
|
|
|
|
|
2015-06-06 02:57:41 +08:00
|
|
|
case APIC_LVTT:
|
2012-08-05 20:58:33 +08:00
|
|
|
if (!kvm_apic_sw_enabled(apic))
|
2011-09-22 16:55:52 +08:00
|
|
|
val |= APIC_LVT_MASKED;
|
|
|
|
val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LVTT, val);
|
2015-06-06 02:57:41 +08:00
|
|
|
apic_update_lvtt(apic);
|
2011-09-22 16:55:52 +08:00
|
|
|
break;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
case APIC_TMICT:
|
2011-09-22 16:55:52 +08:00
|
|
|
if (apic_lvtt_tscdeadline(apic))
|
|
|
|
break;
|
|
|
|
|
2009-02-23 21:57:41 +08:00
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_TMICT, val);
|
2007-09-12 15:58:04 +08:00
|
|
|
start_apic_timer(apic);
|
2009-07-05 22:39:36 +08:00
|
|
|
break;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2017-10-06 22:38:32 +08:00
|
|
|
case APIC_TDCR: {
|
|
|
|
uint32_t old_divisor = apic->divide_count;
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
if (val & 4)
|
2011-09-12 17:25:51 +08:00
|
|
|
apic_debug("KVM_WRITE:TDCR %x\n", val);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_TDCR, val);
|
2007-09-12 15:58:04 +08:00
|
|
|
update_divide_count(apic);
|
2017-10-06 22:38:32 +08:00
|
|
|
if (apic->divide_count != old_divisor &&
|
|
|
|
apic->lapic_timer.period) {
|
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
|
|
|
update_target_expiration(apic, old_divisor);
|
|
|
|
restart_apic_timer(apic);
|
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
2017-10-06 22:38:32 +08:00
|
|
|
}
|
2009-07-05 22:39:36 +08:00
|
|
|
case APIC_ESR:
|
|
|
|
if (apic_x2apic_mode(apic) && val != 0) {
|
2011-09-12 17:25:51 +08:00
|
|
|
apic_debug("KVM_WRITE:ESR not zero %x\n", val);
|
2009-07-05 22:39:36 +08:00
|
|
|
ret = 1;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case APIC_SELF_IPI:
|
|
|
|
if (apic_x2apic_mode(apic)) {
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
|
2009-07-05 22:39:36 +08:00
|
|
|
} else
|
|
|
|
ret = 1;
|
|
|
|
break;
|
2007-09-12 15:58:04 +08:00
|
|
|
default:
|
2009-07-05 22:39:36 +08:00
|
|
|
ret = 1;
|
2007-09-12 15:58:04 +08:00
|
|
|
break;
|
|
|
|
}
|
2009-07-05 22:39:36 +08:00
|
|
|
if (ret)
|
|
|
|
apic_debug("Local APIC Write to read-only register %x\n", reg);
|
|
|
|
return ret;
|
|
|
|
}
|
2016-05-05 03:09:40 +08:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
|
2009-07-05 22:39:36 +08:00
|
|
|
|
2015-03-26 22:39:28 +08:00
|
|
|
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
|
2009-07-05 22:39:36 +08:00
|
|
|
gpa_t address, int len, const void *data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = to_lapic(this);
|
|
|
|
unsigned int offset = address - apic->base_address;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (!apic_mmio_in_range(apic, address))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
2018-08-02 23:08:16 +08:00
|
|
|
if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
|
|
|
|
if (!kvm_check_has_quirk(vcpu->kvm,
|
|
|
|
KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
/*
|
|
|
|
* APIC register must be aligned on 128-bits boundary.
|
|
|
|
* 32/64/128 bits registers must be accessed thru 32 bits.
|
|
|
|
* Refer SDM 8.4.1
|
|
|
|
*/
|
|
|
|
if (len != 4 || (offset & 0xf)) {
|
|
|
|
/* Don't shout loud, $infamous_os would cause only noise. */
|
|
|
|
apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
|
2009-07-06 11:05:39 +08:00
|
|
|
return 0;
|
2009-07-05 22:39:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
val = *(u32*)data;
|
|
|
|
|
|
|
|
/* too common printing */
|
|
|
|
if (offset != APIC_EOI)
|
|
|
|
apic_debug("%s: offset 0x%x with length 0x%x, and value is "
|
|
|
|
"0x%x\n", __func__, offset, len, val);
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(apic, offset & 0xff0, val);
|
2009-07-05 22:39:36 +08:00
|
|
|
|
2009-06-30 03:24:32 +08:00
|
|
|
return 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2011-08-30 18:56:17 +08:00
|
|
|
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
|
2011-08-30 18:56:17 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
|
|
|
|
|
2013-01-25 10:18:49 +08:00
|
|
|
/* emulate APIC access in a trap manner */
|
|
|
|
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
|
|
|
|
{
|
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
/* hw has done the conditional check and inst decode */
|
|
|
|
offset &= 0xff0;
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
|
2013-01-25 10:18:49 +08:00
|
|
|
|
|
|
|
/* TODO: optimize to just emulate side effect w/o one more write */
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
|
2013-01-25 10:18:49 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
|
|
|
|
|
2007-10-08 08:48:30 +08:00
|
|
|
void kvm_free_lapic(struct kvm_vcpu *vcpu)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2012-08-05 20:58:31 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2007-12-13 23:50:52 +08:00
|
|
|
if (!vcpu->arch.apic)
|
2007-09-12 15:58:04 +08:00
|
|
|
return;
|
|
|
|
|
2012-08-05 20:58:31 +08:00
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2012-08-05 20:58:30 +08:00
|
|
|
if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
|
|
|
|
static_key_slow_dec_deferred(&apic_hw_disabled);
|
|
|
|
|
2014-10-30 22:06:45 +08:00
|
|
|
if (!apic->sw_enabled)
|
2012-08-05 20:58:31 +08:00
|
|
|
static_key_slow_dec_deferred(&apic_sw_disabled);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2012-08-05 20:58:31 +08:00
|
|
|
if (apic->regs)
|
|
|
|
free_page((unsigned long)apic->regs);
|
|
|
|
|
|
|
|
kfree(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
*----------------------------------------------------------------------
|
|
|
|
* LAPIC interface
|
|
|
|
*----------------------------------------------------------------------
|
|
|
|
*/
|
2011-09-22 16:55:52 +08:00
|
|
|
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2016-10-24 18:23:10 +08:00
|
|
|
if (!lapic_in_kernel(vcpu) ||
|
|
|
|
!apic_lvtt_tscdeadline(apic))
|
2011-09-22 16:55:52 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
return apic->lapic_timer.tscdeadline;
|
|
|
|
}
|
|
|
|
|
|
|
|
void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
|
2012-08-05 20:58:32 +08:00
|
|
|
apic_lvtt_period(apic))
|
2011-09-22 16:55:52 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
|
|
|
apic->lapic_timer.tscdeadline = data;
|
|
|
|
start_apic_timer(apic);
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
|
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2007-10-25 22:52:32 +08:00
|
|
|
apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
|
2016-05-05 03:09:41 +08:00
|
|
|
| (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
u64 tpr;
|
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
return (tpr & 0xf0) >> 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
|
|
|
|
{
|
2013-01-25 10:18:50 +08:00
|
|
|
u64 old_value = vcpu->arch.apic_base;
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-11-10 01:50:11 +08:00
|
|
|
if (!apic)
|
2007-09-12 15:58:04 +08:00
|
|
|
value |= MSR_IA32_APICBASE_BSP;
|
2009-06-09 20:56:26 +08:00
|
|
|
|
2013-12-29 09:29:30 +08:00
|
|
|
vcpu->arch.apic_base = value;
|
|
|
|
|
2016-11-10 01:50:11 +08:00
|
|
|
if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
|
|
|
|
kvm_update_cpuid(vcpu);
|
|
|
|
|
|
|
|
if (!apic)
|
|
|
|
return;
|
|
|
|
|
2012-08-05 20:58:30 +08:00
|
|
|
/* update jump label if enable bit changes */
|
2014-01-15 20:39:59 +08:00
|
|
|
if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
|
2016-07-13 04:09:23 +08:00
|
|
|
if (value & MSR_IA32_APICBASE_ENABLE) {
|
|
|
|
kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
|
2012-08-05 20:58:30 +08:00
|
|
|
static_key_slow_dec_deferred(&apic_hw_disabled);
|
2016-08-03 12:04:13 +08:00
|
|
|
} else {
|
2012-08-05 20:58:30 +08:00
|
|
|
static_key_slow_inc(&apic_hw_disabled.key);
|
2016-08-03 12:04:13 +08:00
|
|
|
recalculate_apic_map(vcpu->kvm);
|
|
|
|
}
|
2012-08-05 20:58:30 +08:00
|
|
|
}
|
|
|
|
|
2018-05-10 04:56:05 +08:00
|
|
|
if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
|
|
|
|
kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
|
|
|
|
|
|
|
|
if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
|
|
|
|
kvm_x86_ops->set_virtual_apic_mode(vcpu);
|
2013-01-25 10:18:50 +08:00
|
|
|
|
2007-12-13 23:50:52 +08:00
|
|
|
apic->base_address = apic->vcpu->arch.apic_base &
|
2007-09-12 15:58:04 +08:00
|
|
|
MSR_IA32_APICBASE_BASE;
|
|
|
|
|
2014-11-02 17:54:59 +08:00
|
|
|
if ((value & MSR_IA32_APICBASE_ENABLE) &&
|
|
|
|
apic->base_address != APIC_DEFAULT_PHYS_BASE)
|
|
|
|
pr_warn_once("APIC base relocation is unsupported by KVM");
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
/* with FSB delivery interrupt, we can restart APIC functionality */
|
|
|
|
apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
|
2007-12-13 23:50:52 +08:00
|
|
|
"0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
}
|
|
|
|
|
KVM: x86: INIT and reset sequences are different
x86 architecture defines differences between the reset and INIT sequences.
INIT does not initialize the FPU (including MMX, XMM, YMM, etc.), TSC, PMU,
MSRs (in general), MTRRs machine-check, APIC ID, APIC arbitration ID and BSP.
References (from Intel SDM):
"If the MP protocol has completed and a BSP is chosen, subsequent INITs (either
to a specific processor or system wide) do not cause the MP protocol to be
repeated." [8.4.2: MP Initialization Protocol Requirements and Restrictions]
[Table 9-1. IA-32 Processor States Following Power-up, Reset, or INIT]
"If the processor is reset by asserting the INIT# pin, the x87 FPU state is not
changed." [9.2: X87 FPU INITIALIZATION]
"The state of the local APIC following an INIT reset is the same as it is after
a power-up or hardware reset, except that the APIC ID and arbitration ID
registers are not affected." [10.4.7.3: Local APIC State After an INIT Reset
("Wait-for-SIPI" State)]
Signed-off-by: Nadav Amit <namit@cs.technion.ac.il>
Message-Id: <1428924848-28212-1-git-send-email-namit@cs.technion.ac.il>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2015-04-13 19:34:08 +08:00
|
|
|
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2018-03-01 22:24:25 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-09-12 15:58:04 +08:00
|
|
|
int i;
|
|
|
|
|
2018-03-01 22:24:25 +08:00
|
|
|
if (!apic)
|
|
|
|
return;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2018-03-01 22:24:25 +08:00
|
|
|
apic_debug("%s\n", __func__);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
/* Stop the timer in case it's a reset to an active apic */
|
2009-02-23 21:57:41 +08:00
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-07-13 04:09:25 +08:00
|
|
|
if (!init_event) {
|
|
|
|
kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
|
|
|
|
MSR_IA32_APICBASE_ENABLE);
|
2016-07-13 04:09:22 +08:00
|
|
|
kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
|
2016-07-13 04:09:25 +08:00
|
|
|
}
|
2009-07-05 22:39:35 +08:00
|
|
|
kvm_apic_set_version(apic->vcpu);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
for (i = 0; i < KVM_APIC_LVT_NUM; i++)
|
|
|
|
kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
|
2015-06-06 02:57:41 +08:00
|
|
|
apic_update_lvtt(apic);
|
2017-05-20 19:24:32 +08:00
|
|
|
if (kvm_vcpu_is_reset_bsp(vcpu) &&
|
|
|
|
kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_LVT0,
|
2015-04-13 06:53:41 +08:00
|
|
|
SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
|
2016-05-05 03:09:41 +08:00
|
|
|
apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
|
2012-08-05 20:58:31 +08:00
|
|
|
apic_set_spiv(apic, 0xff);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
|
2015-05-23 01:22:10 +08:00
|
|
|
if (!apic_x2apic_mode(apic))
|
|
|
|
kvm_apic_set_ldr(apic, 0);
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_ESR, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_ICR, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_ICR2, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_TDCR, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_TMICT, 0);
|
2007-09-12 15:58:04 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
|
|
|
|
kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
2015-11-10 20:36:33 +08:00
|
|
|
apic->irr_pending = vcpu->arch.apicv_active;
|
|
|
|
apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
|
2012-06-25 00:24:26 +08:00
|
|
|
apic->highest_isr_cache = -1;
|
2007-10-21 14:54:53 +08:00
|
|
|
update_divide_count(apic);
|
2009-02-23 21:57:41 +08:00
|
|
|
atomic_set(&apic->lapic_timer.pending, 0);
|
2009-06-09 20:56:26 +08:00
|
|
|
if (kvm_vcpu_is_bsp(vcpu))
|
2012-08-05 20:58:27 +08:00
|
|
|
kvm_lapic_set_base(vcpu,
|
|
|
|
vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
|
2012-06-25 00:25:07 +08:00
|
|
|
vcpu->arch.pv_eoi.msr_val = 0;
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_update_ppr(apic);
|
2017-10-25 22:43:27 +08:00
|
|
|
if (vcpu->arch.apicv_active) {
|
|
|
|
kvm_x86_ops->apicv_post_state_restore(vcpu);
|
|
|
|
kvm_x86_ops->hwapic_irr_update(vcpu, -1);
|
|
|
|
kvm_x86_ops->hwapic_isr_update(vcpu, -1);
|
|
|
|
}
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2009-03-05 22:34:59 +08:00
|
|
|
vcpu->arch.apic_arb_prio = 0;
|
2012-04-19 19:06:29 +08:00
|
|
|
vcpu->arch.apic_attention = 0;
|
2009-03-05 22:34:59 +08:00
|
|
|
|
2016-12-16 01:06:46 +08:00
|
|
|
apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
|
2008-03-04 04:59:56 +08:00
|
|
|
"0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
|
2016-12-16 01:06:46 +08:00
|
|
|
vcpu, kvm_lapic_get_reg(apic, APIC_ID),
|
2007-12-13 23:50:52 +08:00
|
|
|
vcpu->arch.apic_base, apic->base_address);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
*----------------------------------------------------------------------
|
|
|
|
* timer interface
|
|
|
|
*----------------------------------------------------------------------
|
|
|
|
*/
|
2007-09-03 21:56:58 +08:00
|
|
|
|
2012-07-26 23:01:51 +08:00
|
|
|
static bool lapic_is_periodic(struct kvm_lapic *apic)
|
2007-09-12 15:58:04 +08:00
|
|
|
{
|
2009-02-23 21:57:41 +08:00
|
|
|
return apic_lvtt_period(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2008-04-12 01:53:26 +08:00
|
|
|
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2012-08-05 20:58:32 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2008-04-12 01:53:26 +08:00
|
|
|
|
2016-01-08 20:41:16 +08:00
|
|
|
if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
|
2012-08-05 20:58:32 +08:00
|
|
|
return atomic_read(&apic->lapic_timer.pending);
|
2008-04-12 01:53:26 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-10 20:57:21 +08:00
|
|
|
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
|
2007-09-03 21:56:58 +08:00
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
u32 reg = kvm_lapic_get_reg(apic, lvt_type);
|
2008-09-26 15:30:52 +08:00
|
|
|
int vector, mode, trig_mode;
|
|
|
|
|
2012-08-05 20:58:33 +08:00
|
|
|
if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
|
2008-09-26 15:30:52 +08:00
|
|
|
vector = reg & APIC_VECTOR_MASK;
|
|
|
|
mode = reg & APIC_MODE_MASK;
|
|
|
|
trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
|
2013-04-11 19:21:37 +08:00
|
|
|
return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
|
|
|
|
NULL);
|
2008-09-26 15:30:52 +08:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2007-09-03 21:56:58 +08:00
|
|
|
|
2008-10-20 16:20:02 +08:00
|
|
|
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
|
2008-09-26 15:30:52 +08:00
|
|
|
{
|
2008-10-20 16:20:02 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
|
|
|
if (apic)
|
|
|
|
kvm_apic_local_deliver(apic, APIC_LVT0);
|
2007-09-03 21:56:58 +08:00
|
|
|
}
|
|
|
|
|
2009-06-02 00:54:50 +08:00
|
|
|
static const struct kvm_io_device_ops apic_mmio_ops = {
|
|
|
|
.read = apic_mmio_read,
|
|
|
|
.write = apic_mmio_write,
|
|
|
|
};
|
|
|
|
|
2012-07-26 23:01:50 +08:00
|
|
|
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
|
|
|
|
{
|
|
|
|
struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
|
2012-07-26 23:01:51 +08:00
|
|
|
struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
|
2012-07-26 23:01:50 +08:00
|
|
|
|
2014-10-11 01:15:08 +08:00
|
|
|
apic_timer_expired(apic);
|
2012-07-26 23:01:50 +08:00
|
|
|
|
2012-07-26 23:01:51 +08:00
|
|
|
if (lapic_is_periodic(apic)) {
|
2016-10-24 18:23:13 +08:00
|
|
|
advance_periodic_target_expiration(apic);
|
2012-07-26 23:01:50 +08:00
|
|
|
hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
|
|
|
|
return HRTIMER_RESTART;
|
|
|
|
} else
|
|
|
|
return HRTIMER_NORESTART;
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
int kvm_create_lapic(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic;
|
|
|
|
|
|
|
|
ASSERT(vcpu != NULL);
|
|
|
|
apic_debug("apic_init %d\n", vcpu->vcpu_id);
|
|
|
|
|
2019-02-12 03:02:50 +08:00
|
|
|
apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
|
2007-09-12 15:58:04 +08:00
|
|
|
if (!apic)
|
|
|
|
goto nomem;
|
|
|
|
|
2007-12-13 23:50:52 +08:00
|
|
|
vcpu->arch.apic = apic;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2019-02-12 03:02:50 +08:00
|
|
|
apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
|
2011-03-05 11:40:20 +08:00
|
|
|
if (!apic->regs) {
|
2007-09-12 15:58:04 +08:00
|
|
|
printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
|
|
|
|
vcpu->vcpu_id);
|
2007-10-08 08:48:30 +08:00
|
|
|
goto nomem_free_apic;
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
apic->vcpu = vcpu;
|
|
|
|
|
2009-02-23 21:57:41 +08:00
|
|
|
hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
|
kvm: x86: make lapic hrtimer pinned
When a vCPU runs on a nohz_full core, the hrtimer used by
the lapic emulation code can be migrated to another core.
When this happens, it's possible to observe milisecond
latency when delivering timer IRQs to KVM guests.
The huge latency is mainly due to the fact that
apic_timer_fn() expects to run during a kvm exit. It
sets KVM_REQ_PENDING_TIMER and let it be handled on kvm
entry. However, if the timer fires on a different core,
we have to wait until the next kvm exit for the guest
to see KVM_REQ_PENDING_TIMER set.
This problem became visible after commit 9642d18ee. This
commit changed the timer migration code to always attempt
to migrate timers away from nohz_full cores. While it's
discussable if this is correct/desirable (I don't think
it is), it's clear that the lapic emulation code has
a requirement on firing the hrtimer in the same core
where it was started. This is achieved by making the
hrtimer pinned.
Lastly, note that KVM has code to migrate timers when a
vCPU is scheduled to run in different core. However, this
forced migration may fail. When this happens, we can have
the same problem. If we want 100% correctness, we'll have
to modify apic_timer_fn() to cause a kvm exit when it runs
on a different core than the vCPU. Not sure if this is
possible.
Here's a reproducer for the issue being fixed:
1. Set all cores but core0 to be nohz_full cores
2. Start a guest with a single vCPU
3. Trace apic_timer_fn() and kvm_inject_apic_timer_irqs()
You'll see that apic_timer_fn() will run in core0 while
kvm_inject_apic_timer_irqs() runs in a different core. If
you get both on core0, try running a program that takes 100%
of the CPU and pin it to core0 to force the vCPU out.
Signed-off-by: Luiz Capitulino <lcapitulino@redhat.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2016-04-05 04:46:07 +08:00
|
|
|
HRTIMER_MODE_ABS_PINNED);
|
2012-07-26 23:01:50 +08:00
|
|
|
apic->lapic_timer.timer.function = apic_timer_fn;
|
2009-02-23 21:57:41 +08:00
|
|
|
|
2012-08-05 20:58:30 +08:00
|
|
|
/*
|
|
|
|
* APIC is created enabled. This will prevent kvm_lapic_set_base from
|
|
|
|
* thinking that APIC satet has changed.
|
|
|
|
*/
|
|
|
|
vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
|
2012-08-05 20:58:31 +08:00
|
|
|
static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
|
2009-06-02 00:54:50 +08:00
|
|
|
kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
return 0;
|
2007-10-08 08:48:30 +08:00
|
|
|
nomem_free_apic:
|
|
|
|
kfree(apic);
|
2007-09-12 15:58:04 +08:00
|
|
|
nomem:
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-12-19 04:47:54 +08:00
|
|
|
u32 ppr;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
2016-01-08 20:42:24 +08:00
|
|
|
if (!apic_enabled(apic))
|
2007-09-12 15:58:04 +08:00
|
|
|
return -1;
|
|
|
|
|
2016-12-19 04:47:54 +08:00
|
|
|
__apic_update_ppr(apic, &ppr);
|
|
|
|
return apic_has_interrupt_for_ppr(apic, ppr);
|
2007-09-12 15:58:04 +08:00
|
|
|
}
|
|
|
|
|
2007-09-17 14:47:13 +08:00
|
|
|
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2016-05-05 03:09:41 +08:00
|
|
|
u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
|
2007-09-17 14:47:13 +08:00
|
|
|
int r = 0;
|
|
|
|
|
2012-08-05 20:58:33 +08:00
|
|
|
if (!kvm_apic_hw_enabled(vcpu->arch.apic))
|
2010-06-17 05:11:12 +08:00
|
|
|
r = 1;
|
|
|
|
if ((lvt0 & APIC_LVT_MASKED) == 0 &&
|
|
|
|
GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
|
|
|
|
r = 1;
|
2007-09-17 14:47:13 +08:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2007-09-03 21:56:58 +08:00
|
|
|
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-09-03 21:56:58 +08:00
|
|
|
|
2012-08-05 20:58:32 +08:00
|
|
|
if (atomic_read(&apic->lapic_timer.pending) > 0) {
|
2013-04-28 20:00:41 +08:00
|
|
|
kvm_apic_local_deliver(apic, APIC_LVTT);
|
2014-08-19 03:42:13 +08:00
|
|
|
if (apic_lvtt_tscdeadline(apic))
|
|
|
|
apic->lapic_timer.tscdeadline = 0;
|
2016-10-24 18:23:13 +08:00
|
|
|
if (apic_lvtt_oneshot(apic)) {
|
|
|
|
apic->lapic_timer.tscdeadline = 0;
|
2016-12-25 19:30:41 +08:00
|
|
|
apic->lapic_timer.target_expiration = 0;
|
2016-10-24 18:23:13 +08:00
|
|
|
}
|
2013-04-28 20:00:41 +08:00
|
|
|
atomic_set(&apic->lapic_timer.pending, 0);
|
2007-09-03 21:56:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
int vector = kvm_apic_has_interrupt(vcpu);
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-12-19 04:43:41 +08:00
|
|
|
u32 ppr;
|
2007-09-12 15:58:04 +08:00
|
|
|
|
|
|
|
if (vector == -1)
|
|
|
|
return -1;
|
|
|
|
|
KVM: nVMX: fix "acknowledge interrupt on exit" when APICv is in use
After commit 77b0f5d (KVM: nVMX: Ack and write vector info to intr_info
if L1 asks us to), "Acknowledge interrupt on exit" behavior can be
emulated. To do so, KVM will ask the APIC for the interrupt vector if
during a nested vmexit if VM_EXIT_ACK_INTR_ON_EXIT is set. With APICv,
kvm_get_apic_interrupt would return -1 and give the following WARNING:
Call Trace:
[<ffffffff81493563>] dump_stack+0x49/0x5e
[<ffffffff8103f0eb>] warn_slowpath_common+0x7c/0x96
[<ffffffffa059709a>] ? nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffff8103f11a>] warn_slowpath_null+0x15/0x17
[<ffffffffa059709a>] nested_vmx_vmexit+0xa4/0x233 [kvm_intel]
[<ffffffffa0594295>] ? nested_vmx_exit_handled+0x6a/0x39e [kvm_intel]
[<ffffffffa0537931>] ? kvm_apic_has_interrupt+0x80/0xd5 [kvm]
[<ffffffffa05972ec>] vmx_check_nested_events+0xc3/0xd3 [kvm_intel]
[<ffffffffa051ebe9>] inject_pending_event+0xd0/0x16e [kvm]
[<ffffffffa051efa0>] vcpu_enter_guest+0x319/0x704 [kvm]
To fix this, we cannot rely on the processor's virtual interrupt delivery,
because "acknowledge interrupt on exit" must only update the virtual
ISR/PPR/IRR registers (and SVI, which is just a cache of the virtual ISR)
but it should not deliver the interrupt through the IDT. Thus, KVM has
to deliver the interrupt "by hand", similar to the treatment of EOI in
commit fc57ac2c9ca8 (KVM: lapic: sync highest ISR to hardware apic on
EOI, 2014-05-14).
The patch modifies kvm_cpu_get_interrupt to always acknowledge an
interrupt; there are only two callers, and the other is not affected
because it is never reached with kvm_apic_vid_enabled() == true. Then it
modifies apic_set_isr and apic_clear_irr to update SVI and RVI in addition
to the registers.
Suggested-by: Paolo Bonzini <pbonzini@redhat.com>
Suggested-by: "Zhang, Yang Z" <yang.z.zhang@intel.com>
Tested-by: Liu, RongrongX <rongrongx.liu@intel.com>
Tested-by: Felipe Reyes <freyes@suse.com>
Fixes: 77b0f5d67ff2781f36831cba79674c3e97bd7acf
Cc: stable@vger.kernel.org
Signed-off-by: Wanpeng Li <wanpeng.li@linux.intel.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2014-08-05 12:42:24 +08:00
|
|
|
/*
|
|
|
|
* We get here even with APIC virtualization enabled, if doing
|
|
|
|
* nested virtualization and L1 runs with the "acknowledge interrupt
|
|
|
|
* on exit" mode. Then we cannot inject the interrupt via RVI,
|
|
|
|
* because the process would deliver it through the IDT.
|
|
|
|
*/
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
apic_clear_irr(vector, apic);
|
2015-11-10 20:36:34 +08:00
|
|
|
if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
|
2016-12-19 04:43:41 +08:00
|
|
|
/*
|
|
|
|
* For auto-EOI interrupts, there might be another pending
|
|
|
|
* interrupt above PPR, so check whether to raise another
|
|
|
|
* KVM_REQ_EVENT.
|
|
|
|
*/
|
2015-11-10 20:36:34 +08:00
|
|
|
apic_update_ppr(apic);
|
2016-12-19 04:43:41 +08:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* For normal interrupts, PPR has been raised and there cannot
|
|
|
|
* be a higher-priority pending interrupt---except if there was
|
|
|
|
* a concurrent interrupt injection, but that would have
|
|
|
|
* triggered KVM_REQ_EVENT already.
|
|
|
|
*/
|
|
|
|
apic_set_isr(vector, apic);
|
|
|
|
__apic_update_ppr(apic, &ppr);
|
2015-11-10 20:36:34 +08:00
|
|
|
}
|
|
|
|
|
2007-09-12 15:58:04 +08:00
|
|
|
return vector;
|
|
|
|
}
|
2007-09-06 17:22:56 +08:00
|
|
|
|
2016-07-13 04:09:22 +08:00
|
|
|
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
|
|
|
|
struct kvm_lapic_state *s, bool set)
|
|
|
|
{
|
|
|
|
if (apic_x2apic_mode(vcpu->arch.apic)) {
|
|
|
|
u32 *id = (u32 *)(s->regs + APIC_ID);
|
2017-11-17 19:52:50 +08:00
|
|
|
u32 *ldr = (u32 *)(s->regs + APIC_LDR);
|
2016-07-13 04:09:22 +08:00
|
|
|
|
2016-07-13 04:09:27 +08:00
|
|
|
if (vcpu->kvm->arch.x2apic_format) {
|
|
|
|
if (*id != vcpu->vcpu_id)
|
|
|
|
return -EINVAL;
|
|
|
|
} else {
|
|
|
|
if (set)
|
|
|
|
*id >>= 24;
|
|
|
|
else
|
|
|
|
*id <<= 24;
|
|
|
|
}
|
2017-11-17 19:52:50 +08:00
|
|
|
|
|
|
|
/* In x2APIC mode, the LDR is fixed and based on the id */
|
|
|
|
if (set)
|
|
|
|
*ldr = kvm_apic_calc_x2apic_ldr(*id);
|
2016-07-13 04:09:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
|
|
|
|
{
|
|
|
|
memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
|
|
|
|
return kvm_apic_state_fixup(vcpu, s, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
|
2007-09-06 17:22:56 +08:00
|
|
|
{
|
2007-12-13 23:50:52 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2016-07-13 04:09:22 +08:00
|
|
|
int r;
|
|
|
|
|
2007-09-06 17:22:56 +08:00
|
|
|
|
2012-08-05 20:58:27 +08:00
|
|
|
kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
|
2012-08-08 20:24:36 +08:00
|
|
|
/* set SPIV separately to get count of SW disabled APICs right */
|
|
|
|
apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
|
2016-07-13 04:09:22 +08:00
|
|
|
|
|
|
|
r = kvm_apic_state_fixup(vcpu, s, true);
|
|
|
|
if (r)
|
|
|
|
return r;
|
2018-10-28 20:58:28 +08:00
|
|
|
memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
|
2016-07-13 04:09:22 +08:00
|
|
|
|
|
|
|
recalculate_apic_map(vcpu->kvm);
|
2009-07-05 22:39:35 +08:00
|
|
|
kvm_apic_set_version(vcpu);
|
|
|
|
|
2007-09-06 17:22:56 +08:00
|
|
|
apic_update_ppr(apic);
|
2009-02-23 21:57:41 +08:00
|
|
|
hrtimer_cancel(&apic->lapic_timer.timer);
|
2015-06-06 02:57:41 +08:00
|
|
|
apic_update_lvtt(apic);
|
2016-05-05 03:09:41 +08:00
|
|
|
apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
|
2007-09-06 17:22:56 +08:00
|
|
|
update_divide_count(apic);
|
|
|
|
start_apic_timer(apic);
|
2009-12-15 03:37:35 +08:00
|
|
|
apic->irr_pending = true;
|
2015-11-10 20:36:33 +08:00
|
|
|
apic->isr_count = vcpu->arch.apicv_active ?
|
2013-01-25 10:18:51 +08:00
|
|
|
1 : count_vectors(apic->regs + APIC_ISR);
|
2012-06-25 00:24:26 +08:00
|
|
|
apic->highest_isr_cache = -1;
|
2015-11-10 20:36:33 +08:00
|
|
|
if (vcpu->arch.apicv_active) {
|
2016-12-19 21:03:45 +08:00
|
|
|
kvm_x86_ops->apicv_post_state_restore(vcpu);
|
2014-11-05 10:53:43 +08:00
|
|
|
kvm_x86_ops->hwapic_irr_update(vcpu,
|
|
|
|
apic_find_highest_irr(apic));
|
2016-05-10 23:01:23 +08:00
|
|
|
kvm_x86_ops->hwapic_isr_update(vcpu,
|
2014-12-22 17:32:57 +08:00
|
|
|
apic_find_highest_isr(apic));
|
2015-11-10 20:36:33 +08:00
|
|
|
}
|
2010-07-27 17:30:24 +08:00
|
|
|
kvm_make_request(KVM_REQ_EVENT, vcpu);
|
2015-07-30 14:21:40 +08:00
|
|
|
if (ioapic_in_kernel(vcpu->kvm))
|
|
|
|
kvm_rtc_eoi_tracking_restore_one(vcpu);
|
2015-10-30 22:48:20 +08:00
|
|
|
|
|
|
|
vcpu->arch.apic_arb_prio = 0;
|
2016-07-13 04:09:22 +08:00
|
|
|
|
|
|
|
return 0;
|
2007-09-06 17:22:56 +08:00
|
|
|
}
|
2007-09-03 21:15:12 +08:00
|
|
|
|
2008-01-16 18:49:30 +08:00
|
|
|
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
|
2007-09-03 21:15:12 +08:00
|
|
|
{
|
|
|
|
struct hrtimer *timer;
|
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
2007-09-03 21:15:12 +08:00
|
|
|
return;
|
|
|
|
|
2012-08-05 20:58:32 +08:00
|
|
|
timer = &vcpu->arch.apic->lapic_timer.timer;
|
2007-09-03 21:15:12 +08:00
|
|
|
if (hrtimer_cancel(timer))
|
kvm: x86: make lapic hrtimer pinned
When a vCPU runs on a nohz_full core, the hrtimer used by
the lapic emulation code can be migrated to another core.
When this happens, it's possible to observe milisecond
latency when delivering timer IRQs to KVM guests.
The huge latency is mainly due to the fact that
apic_timer_fn() expects to run during a kvm exit. It
sets KVM_REQ_PENDING_TIMER and let it be handled on kvm
entry. However, if the timer fires on a different core,
we have to wait until the next kvm exit for the guest
to see KVM_REQ_PENDING_TIMER set.
This problem became visible after commit 9642d18ee. This
commit changed the timer migration code to always attempt
to migrate timers away from nohz_full cores. While it's
discussable if this is correct/desirable (I don't think
it is), it's clear that the lapic emulation code has
a requirement on firing the hrtimer in the same core
where it was started. This is achieved by making the
hrtimer pinned.
Lastly, note that KVM has code to migrate timers when a
vCPU is scheduled to run in different core. However, this
forced migration may fail. When this happens, we can have
the same problem. If we want 100% correctness, we'll have
to modify apic_timer_fn() to cause a kvm exit when it runs
on a different core than the vCPU. Not sure if this is
possible.
Here's a reproducer for the issue being fixed:
1. Set all cores but core0 to be nohz_full cores
2. Start a guest with a single vCPU
3. Trace apic_timer_fn() and kvm_inject_apic_timer_irqs()
You'll see that apic_timer_fn() will run in core0 while
kvm_inject_apic_timer_irqs() runs in a different core. If
you get both on core0, try running a program that takes 100%
of the CPU and pin it to core0 to force the vCPU out.
Signed-off-by: Luiz Capitulino <lcapitulino@redhat.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2016-04-05 04:46:07 +08:00
|
|
|
hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
|
2007-09-03 21:15:12 +08:00
|
|
|
}
|
2007-10-25 22:52:32 +08:00
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
/*
|
|
|
|
* apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
|
|
|
|
*
|
|
|
|
* Detect whether guest triggered PV EOI since the
|
|
|
|
* last entry. If yes, set EOI on guests's behalf.
|
|
|
|
* Clear PV EOI in guest memory in any case.
|
|
|
|
*/
|
|
|
|
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
|
|
|
|
struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
bool pending;
|
|
|
|
int vector;
|
|
|
|
/*
|
|
|
|
* PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
|
|
|
|
* and KVM_PV_EOI_ENABLED in guest memory as follows:
|
|
|
|
*
|
|
|
|
* KVM_APIC_PV_EOI_PENDING is unset:
|
|
|
|
* -> host disabled PV EOI.
|
|
|
|
* KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
|
|
|
|
* -> host enabled PV EOI, guest did not execute EOI yet.
|
|
|
|
* KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
|
|
|
|
* -> host enabled PV EOI, guest executed EOI.
|
|
|
|
*/
|
|
|
|
BUG_ON(!pv_eoi_enabled(vcpu));
|
|
|
|
pending = pv_eoi_get_pending(vcpu);
|
|
|
|
/*
|
|
|
|
* Clear pending bit in any case: it will be set again on vmentry.
|
|
|
|
* While this might not be ideal from performance point of view,
|
|
|
|
* this makes sure pv eoi is only enabled when we know it's safe.
|
|
|
|
*/
|
|
|
|
pv_eoi_clr_pending(vcpu);
|
|
|
|
if (pending)
|
|
|
|
return;
|
|
|
|
vector = apic_set_eoi(apic);
|
|
|
|
trace_kvm_pv_eoi(apic, vector);
|
|
|
|
}
|
|
|
|
|
2007-10-25 22:52:32 +08:00
|
|
|
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
u32 data;
|
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
|
|
|
|
apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
|
|
|
|
|
2012-04-19 19:06:29 +08:00
|
|
|
if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
|
2007-10-25 22:52:32 +08:00
|
|
|
return;
|
|
|
|
|
2017-05-02 22:20:18 +08:00
|
|
|
if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
|
|
|
|
sizeof(u32)))
|
2015-08-05 22:44:40 +08:00
|
|
|
return;
|
2007-10-25 22:52:32 +08:00
|
|
|
|
|
|
|
apic_set_tpr(vcpu->arch.apic, data & 0xff);
|
|
|
|
}
|
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
/*
|
|
|
|
* apic_sync_pv_eoi_to_guest - called before vmentry
|
|
|
|
*
|
|
|
|
* Detect whether it's safe to enable PV EOI and
|
|
|
|
* if yes do so.
|
|
|
|
*/
|
|
|
|
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
|
|
|
|
struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
if (!pv_eoi_enabled(vcpu) ||
|
|
|
|
/* IRR set or many bits in ISR: could be nested. */
|
|
|
|
apic->irr_pending ||
|
|
|
|
/* Cache not set: could be safe but we don't bother. */
|
|
|
|
apic->highest_isr_cache == -1 ||
|
|
|
|
/* Need EOI to update ioapic. */
|
2015-07-29 16:43:18 +08:00
|
|
|
kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
|
2012-06-25 00:25:07 +08:00
|
|
|
/*
|
|
|
|
* PV EOI was disabled by apic_sync_pv_eoi_from_guest
|
|
|
|
* so we need not do anything here.
|
|
|
|
*/
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
pv_eoi_set_pending(apic->vcpu);
|
|
|
|
}
|
|
|
|
|
2007-10-25 22:52:32 +08:00
|
|
|
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
u32 data, tpr;
|
|
|
|
int max_irr, max_isr;
|
2012-06-25 00:25:07 +08:00
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2007-10-25 22:52:32 +08:00
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
apic_sync_pv_eoi_to_guest(vcpu, apic);
|
|
|
|
|
2012-04-19 19:06:29 +08:00
|
|
|
if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
|
2007-10-25 22:52:32 +08:00
|
|
|
return;
|
|
|
|
|
2016-05-05 03:09:41 +08:00
|
|
|
tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
|
2007-10-25 22:52:32 +08:00
|
|
|
max_irr = apic_find_highest_irr(apic);
|
|
|
|
if (max_irr < 0)
|
|
|
|
max_irr = 0;
|
|
|
|
max_isr = apic_find_highest_isr(apic);
|
|
|
|
if (max_isr < 0)
|
|
|
|
max_isr = 0;
|
|
|
|
data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
|
|
|
|
|
2017-05-02 22:20:18 +08:00
|
|
|
kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
|
|
|
|
sizeof(u32));
|
2007-10-25 22:52:32 +08:00
|
|
|
}
|
|
|
|
|
2013-11-21 02:23:22 +08:00
|
|
|
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
|
2007-10-25 22:52:32 +08:00
|
|
|
{
|
2013-11-21 02:23:22 +08:00
|
|
|
if (vapic_addr) {
|
2017-05-02 22:20:18 +08:00
|
|
|
if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
|
2013-11-21 02:23:22 +08:00
|
|
|
&vcpu->arch.apic->vapic_cache,
|
|
|
|
vapic_addr, sizeof(u32)))
|
|
|
|
return -EINVAL;
|
2012-04-19 19:06:29 +08:00
|
|
|
__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
|
2013-11-21 02:23:22 +08:00
|
|
|
} else {
|
2012-04-19 19:06:29 +08:00
|
|
|
__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
|
2013-11-21 02:23:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
vcpu->arch.apic->vapic_addr = vapic_addr;
|
|
|
|
return 0;
|
2007-10-25 22:52:32 +08:00
|
|
|
}
|
2009-07-05 22:39:36 +08:00
|
|
|
|
|
|
|
int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
u32 reg = (msr - APIC_BASE_MSR) << 4;
|
|
|
|
|
2015-07-29 18:05:37 +08:00
|
|
|
if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
|
2009-07-05 22:39:36 +08:00
|
|
|
return 1;
|
|
|
|
|
2014-11-26 23:56:25 +08:00
|
|
|
if (reg == APIC_ICR2)
|
|
|
|
return 1;
|
|
|
|
|
2009-07-05 22:39:36 +08:00
|
|
|
/* if this is ICR write vector before command */
|
2014-11-27 00:07:05 +08:00
|
|
|
if (reg == APIC_ICR)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
|
|
|
|
return kvm_lapic_reg_write(apic, reg, (u32)data);
|
2009-07-05 22:39:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
|
|
|
|
|
2015-07-29 18:05:37 +08:00
|
|
|
if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
|
2009-07-05 22:39:36 +08:00
|
|
|
return 1;
|
|
|
|
|
2014-11-26 23:56:25 +08:00
|
|
|
if (reg == APIC_DFR || reg == APIC_ICR2) {
|
|
|
|
apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
|
|
|
|
reg);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
if (kvm_lapic_reg_read(apic, reg, 4, &low))
|
2009-07-05 22:39:36 +08:00
|
|
|
return 1;
|
2014-11-27 00:07:05 +08:00
|
|
|
if (reg == APIC_ICR)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
|
2009-07-05 22:39:36 +08:00
|
|
|
|
|
|
|
*data = (((u64)high) << 32) | low;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2010-01-17 21:51:23 +08:00
|
|
|
|
|
|
|
int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
2010-01-17 21:51:23 +08:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
/* if this is ICR write vector before command */
|
|
|
|
if (reg == APIC_ICR)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
|
|
|
|
return kvm_lapic_reg_write(apic, reg, (u32)data);
|
2010-01-17 21:51:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
|
|
|
u32 low, high = 0;
|
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu))
|
2010-01-17 21:51:23 +08:00
|
|
|
return 1;
|
|
|
|
|
2016-05-05 03:09:40 +08:00
|
|
|
if (kvm_lapic_reg_read(apic, reg, 4, &low))
|
2010-01-17 21:51:23 +08:00
|
|
|
return 1;
|
|
|
|
if (reg == APIC_ICR)
|
2016-05-05 03:09:40 +08:00
|
|
|
kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
|
2010-01-17 21:51:23 +08:00
|
|
|
|
|
|
|
*data = (((u64)high) << 32) | low;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2012-06-25 00:25:07 +08:00
|
|
|
|
2018-10-17 00:49:59 +08:00
|
|
|
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
|
2012-06-25 00:25:07 +08:00
|
|
|
{
|
|
|
|
u64 addr = data & ~KVM_MSR_ENABLED;
|
2018-10-17 00:50:06 +08:00
|
|
|
struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
|
|
|
|
unsigned long new_len;
|
|
|
|
|
2012-06-25 00:25:07 +08:00
|
|
|
if (!IS_ALIGNED(addr, 4))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
vcpu->arch.pv_eoi.msr_val = data;
|
|
|
|
if (!pv_eoi_enabled(vcpu))
|
|
|
|
return 0;
|
2018-10-17 00:50:06 +08:00
|
|
|
|
|
|
|
if (addr == ghc->gpa && len <= ghc->len)
|
|
|
|
new_len = ghc->len;
|
|
|
|
else
|
|
|
|
new_len = len;
|
|
|
|
|
|
|
|
return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
|
2012-06-25 00:25:07 +08:00
|
|
|
}
|
2012-08-05 20:58:30 +08:00
|
|
|
|
2013-03-13 19:42:34 +08:00
|
|
|
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct kvm_lapic *apic = vcpu->arch.apic;
|
2014-11-24 21:35:24 +08:00
|
|
|
u8 sipi_vector;
|
2013-06-03 16:30:02 +08:00
|
|
|
unsigned long pe;
|
2013-03-13 19:42:34 +08:00
|
|
|
|
2016-01-08 20:48:51 +08:00
|
|
|
if (!lapic_in_kernel(vcpu) || !apic->pending_events)
|
2013-03-13 19:42:34 +08:00
|
|
|
return;
|
|
|
|
|
2015-06-04 16:41:21 +08:00
|
|
|
/*
|
|
|
|
* INITs are latched while in SMM. Because an SMM CPU cannot
|
|
|
|
* be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
|
|
|
|
* and delay processing of INIT until the next RSM.
|
|
|
|
*/
|
|
|
|
if (is_smm(vcpu)) {
|
|
|
|
WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
|
|
|
|
if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
|
|
|
|
clear_bit(KVM_APIC_SIPI, &apic->pending_events);
|
|
|
|
return;
|
|
|
|
}
|
2013-06-03 16:30:02 +08:00
|
|
|
|
2015-06-04 16:41:21 +08:00
|
|
|
pe = xchg(&apic->pending_events, 0);
|
2013-06-03 16:30:02 +08:00
|
|
|
if (test_bit(KVM_APIC_INIT, &pe)) {
|
KVM: x86: INIT and reset sequences are different
x86 architecture defines differences between the reset and INIT sequences.
INIT does not initialize the FPU (including MMX, XMM, YMM, etc.), TSC, PMU,
MSRs (in general), MTRRs machine-check, APIC ID, APIC arbitration ID and BSP.
References (from Intel SDM):
"If the MP protocol has completed and a BSP is chosen, subsequent INITs (either
to a specific processor or system wide) do not cause the MP protocol to be
repeated." [8.4.2: MP Initialization Protocol Requirements and Restrictions]
[Table 9-1. IA-32 Processor States Following Power-up, Reset, or INIT]
"If the processor is reset by asserting the INIT# pin, the x87 FPU state is not
changed." [9.2: X87 FPU INITIALIZATION]
"The state of the local APIC following an INIT reset is the same as it is after
a power-up or hardware reset, except that the APIC ID and arbitration ID
registers are not affected." [10.4.7.3: Local APIC State After an INIT Reset
("Wait-for-SIPI" State)]
Signed-off-by: Nadav Amit <namit@cs.technion.ac.il>
Message-Id: <1428924848-28212-1-git-send-email-namit@cs.technion.ac.il>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2015-04-13 19:34:08 +08:00
|
|
|
kvm_vcpu_reset(vcpu, true);
|
2013-03-13 19:42:34 +08:00
|
|
|
if (kvm_vcpu_is_bsp(apic->vcpu))
|
|
|
|
vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
|
|
|
|
else
|
|
|
|
vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
|
|
|
|
}
|
2013-06-03 16:30:02 +08:00
|
|
|
if (test_bit(KVM_APIC_SIPI, &pe) &&
|
2013-03-13 19:42:34 +08:00
|
|
|
vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
|
|
|
|
/* evaluate pending_events before reading the vector */
|
|
|
|
smp_rmb();
|
|
|
|
sipi_vector = apic->sipi_vector;
|
2014-06-29 17:28:51 +08:00
|
|
|
apic_debug("vcpu %d received sipi with vector # %x\n",
|
2013-03-13 19:42:34 +08:00
|
|
|
vcpu->vcpu_id, sipi_vector);
|
|
|
|
kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
|
|
|
|
vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-05 20:58:30 +08:00
|
|
|
void kvm_lapic_init(void)
|
|
|
|
{
|
|
|
|
/* do not patch jump label more than once per second */
|
|
|
|
jump_label_rate_limit(&apic_hw_disabled, HZ);
|
2012-08-05 20:58:31 +08:00
|
|
|
jump_label_rate_limit(&apic_sw_disabled, HZ);
|
2012-08-05 20:58:30 +08:00
|
|
|
}
|
2016-12-17 06:30:36 +08:00
|
|
|
|
|
|
|
void kvm_lapic_exit(void)
|
|
|
|
{
|
|
|
|
static_key_deferred_flush(&apic_hw_disabled);
|
|
|
|
static_key_deferred_flush(&apic_sw_disabled);
|
|
|
|
}
|