2010-09-29 18:14:56 +08:00
|
|
|
/*
|
|
|
|
* wm8804.c -- WM8804 S/PDIF transceiver driver
|
|
|
|
*
|
2012-05-23 19:39:07 +08:00
|
|
|
* Copyright 2010-11 Wolfson Microelectronics plc
|
2010-09-29 18:14:56 +08:00
|
|
|
*
|
|
|
|
* Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/moduleparam.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/pm.h>
|
2011-08-29 21:23:05 +08:00
|
|
|
#include <linux/of_device.h>
|
2010-09-29 18:14:56 +08:00
|
|
|
#include <linux/regulator/consumer.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <sound/core.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/soc.h>
|
|
|
|
#include <sound/initval.h>
|
|
|
|
#include <sound/tlv.h>
|
|
|
|
|
|
|
|
#include "wm8804.h"
|
|
|
|
|
|
|
|
#define WM8804_NUM_SUPPLIES 2
|
|
|
|
static const char *wm8804_supply_names[WM8804_NUM_SUPPLIES] = {
|
|
|
|
"PVDD",
|
|
|
|
"DVDD"
|
|
|
|
};
|
|
|
|
|
2011-12-30 03:58:06 +08:00
|
|
|
static const struct reg_default wm8804_reg_defaults[] = {
|
|
|
|
{ 3, 0x21 }, /* R3 - PLL1 */
|
|
|
|
{ 4, 0xFD }, /* R4 - PLL2 */
|
|
|
|
{ 5, 0x36 }, /* R5 - PLL3 */
|
|
|
|
{ 6, 0x07 }, /* R6 - PLL4 */
|
|
|
|
{ 7, 0x16 }, /* R7 - PLL5 */
|
|
|
|
{ 8, 0x18 }, /* R8 - PLL6 */
|
|
|
|
{ 9, 0xFF }, /* R9 - SPDMODE */
|
|
|
|
{ 10, 0x00 }, /* R10 - INTMASK */
|
|
|
|
{ 18, 0x00 }, /* R18 - SPDTX1 */
|
|
|
|
{ 19, 0x00 }, /* R19 - SPDTX2 */
|
|
|
|
{ 20, 0x00 }, /* R20 - SPDTX3 */
|
|
|
|
{ 21, 0x71 }, /* R21 - SPDTX4 */
|
|
|
|
{ 22, 0x0B }, /* R22 - SPDTX5 */
|
|
|
|
{ 23, 0x70 }, /* R23 - GPO0 */
|
|
|
|
{ 24, 0x57 }, /* R24 - GPO1 */
|
|
|
|
{ 26, 0x42 }, /* R26 - GPO2 */
|
|
|
|
{ 27, 0x06 }, /* R27 - AIFTX */
|
|
|
|
{ 28, 0x06 }, /* R28 - AIFRX */
|
|
|
|
{ 29, 0x80 }, /* R29 - SPDRX1 */
|
|
|
|
{ 30, 0x07 }, /* R30 - PWRDN */
|
2010-09-29 18:14:56 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct wm8804_priv {
|
2011-12-30 03:58:06 +08:00
|
|
|
struct regmap *regmap;
|
2010-09-29 18:14:56 +08:00
|
|
|
struct regulator_bulk_data supplies[WM8804_NUM_SUPPLIES];
|
|
|
|
struct notifier_block disable_nb[WM8804_NUM_SUPPLIES];
|
2014-05-29 22:08:03 +08:00
|
|
|
int mclk_div;
|
2010-09-29 18:14:56 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int txsrc_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol);
|
|
|
|
|
|
|
|
static int txsrc_put(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We can't use the same notifier block for more than one supply and
|
|
|
|
* there's no way I can see to get from a callback to the caller
|
|
|
|
* except container_of().
|
|
|
|
*/
|
|
|
|
#define WM8804_REGULATOR_EVENT(n) \
|
|
|
|
static int wm8804_regulator_event_##n(struct notifier_block *nb, \
|
|
|
|
unsigned long event, void *data) \
|
|
|
|
{ \
|
|
|
|
struct wm8804_priv *wm8804 = container_of(nb, struct wm8804_priv, \
|
|
|
|
disable_nb[n]); \
|
|
|
|
if (event & REGULATOR_EVENT_DISABLE) { \
|
2011-12-30 03:58:06 +08:00
|
|
|
regcache_mark_dirty(wm8804->regmap); \
|
2010-09-29 18:14:56 +08:00
|
|
|
} \
|
|
|
|
return 0; \
|
|
|
|
}
|
|
|
|
|
|
|
|
WM8804_REGULATOR_EVENT(0)
|
|
|
|
WM8804_REGULATOR_EVENT(1)
|
|
|
|
|
|
|
|
static const char *txsrc_text[] = { "S/PDIF RX", "AIF" };
|
2014-02-18 16:44:00 +08:00
|
|
|
static SOC_ENUM_SINGLE_EXT_DECL(txsrc, txsrc_text);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
|
|
|
static const struct snd_kcontrol_new wm8804_snd_controls[] = {
|
|
|
|
SOC_ENUM_EXT("Input Source", txsrc, txsrc_get, txsrc_put),
|
|
|
|
SOC_SINGLE("TX Playback Switch", WM8804_PWRDN, 2, 1, 1),
|
|
|
|
SOC_SINGLE("AIF Playback Switch", WM8804_PWRDN, 4, 1, 1)
|
|
|
|
};
|
|
|
|
|
|
|
|
static int txsrc_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
unsigned int src;
|
|
|
|
|
2014-03-18 16:02:04 +08:00
|
|
|
codec = snd_soc_kcontrol_codec(kcontrol);
|
2010-09-29 18:14:56 +08:00
|
|
|
src = snd_soc_read(codec, WM8804_SPDTX4);
|
|
|
|
if (src & 0x40)
|
|
|
|
ucontrol->value.integer.value[0] = 1;
|
|
|
|
else
|
|
|
|
ucontrol->value.integer.value[0] = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int txsrc_put(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
unsigned int src, txpwr;
|
|
|
|
|
2014-03-18 16:02:04 +08:00
|
|
|
codec = snd_soc_kcontrol_codec(kcontrol);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
|
|
|
if (ucontrol->value.integer.value[0] != 0
|
|
|
|
&& ucontrol->value.integer.value[0] != 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
src = snd_soc_read(codec, WM8804_SPDTX4);
|
|
|
|
switch ((src & 0x40) >> 6) {
|
|
|
|
case 0:
|
|
|
|
if (!ucontrol->value.integer.value[0])
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
if (ucontrol->value.integer.value[1])
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* save the current power state of the transmitter */
|
|
|
|
txpwr = snd_soc_read(codec, WM8804_PWRDN) & 0x4;
|
|
|
|
/* power down the transmitter */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x4, 0x4);
|
|
|
|
/* set the tx source */
|
|
|
|
snd_soc_update_bits(codec, WM8804_SPDTX4, 0x40,
|
|
|
|
ucontrol->value.integer.value[0] << 6);
|
|
|
|
|
|
|
|
if (ucontrol->value.integer.value[0]) {
|
|
|
|
/* power down the receiver */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x2, 0x2);
|
|
|
|
/* power up the AIF */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x10, 0);
|
|
|
|
} else {
|
|
|
|
/* don't power down the AIF -- may be used as an output */
|
|
|
|
/* power up the receiver */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x2, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* restore the transmitter's configuration */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x4, txpwr);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-12-30 03:58:06 +08:00
|
|
|
static bool wm8804_volatile(struct device *dev, unsigned int reg)
|
2010-09-29 18:14:56 +08:00
|
|
|
{
|
|
|
|
switch (reg) {
|
|
|
|
case WM8804_RST_DEVID1:
|
|
|
|
case WM8804_DEVID2:
|
|
|
|
case WM8804_DEVREV:
|
|
|
|
case WM8804_INTSTAT:
|
|
|
|
case WM8804_SPDSTAT:
|
|
|
|
case WM8804_RXCHAN1:
|
|
|
|
case WM8804_RXCHAN2:
|
|
|
|
case WM8804_RXCHAN3:
|
|
|
|
case WM8804_RXCHAN4:
|
|
|
|
case WM8804_RXCHAN5:
|
2011-12-30 03:58:06 +08:00
|
|
|
return true;
|
2010-09-29 18:14:56 +08:00
|
|
|
default:
|
2011-12-30 03:58:06 +08:00
|
|
|
return false;
|
2010-09-29 18:14:56 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-02-23 00:43:22 +08:00
|
|
|
static int wm8804_reset(struct wm8804_priv *wm8804)
|
2010-09-29 18:14:56 +08:00
|
|
|
{
|
2015-02-23 00:43:22 +08:00
|
|
|
return regmap_write(wm8804->regmap, WM8804_RST_DEVID1, 0x0);
|
2010-09-29 18:14:56 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
u16 format, master, bcp, lrp;
|
|
|
|
|
|
|
|
codec = dai->codec;
|
|
|
|
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_I2S:
|
|
|
|
format = 0x2;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_RIGHT_J:
|
|
|
|
format = 0x0;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_LEFT_J:
|
|
|
|
format = 0x1;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_DSP_A:
|
|
|
|
case SND_SOC_DAIFMT_DSP_B:
|
|
|
|
format = 0x3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unknown dai format\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set data format */
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFTX, 0x3, format);
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFRX, 0x3, format);
|
|
|
|
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_CBM_CFM:
|
|
|
|
master = 1;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_CBS_CFS:
|
|
|
|
master = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unknown master/slave configuration\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set master/slave mode */
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFRX, 0x40, master << 6);
|
|
|
|
|
|
|
|
bcp = lrp = 0;
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_NB_NF:
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_IB_IF:
|
|
|
|
bcp = lrp = 1;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_IB_NF:
|
|
|
|
bcp = 1;
|
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_NB_IF:
|
|
|
|
lrp = 1;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unknown polarity configuration\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set frame inversion */
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFTX, 0x10 | 0x20,
|
|
|
|
(bcp << 4) | (lrp << 5));
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFRX, 0x10 | 0x20,
|
|
|
|
(bcp << 4) | (lrp << 5));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
u16 blen;
|
|
|
|
|
|
|
|
codec = dai->codec;
|
|
|
|
|
2014-07-31 19:52:37 +08:00
|
|
|
switch (params_width(params)) {
|
|
|
|
case 16:
|
2010-09-29 18:14:56 +08:00
|
|
|
blen = 0x0;
|
|
|
|
break;
|
2014-07-31 19:52:37 +08:00
|
|
|
case 20:
|
2010-09-29 18:14:56 +08:00
|
|
|
blen = 0x1;
|
|
|
|
break;
|
2014-07-31 19:52:37 +08:00
|
|
|
case 24:
|
2010-09-29 18:14:56 +08:00
|
|
|
blen = 0x2;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unsupported word length: %u\n",
|
2014-07-31 19:52:37 +08:00
|
|
|
params_width(params));
|
2010-09-29 18:14:56 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set word length */
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFTX, 0xc, blen << 2);
|
|
|
|
snd_soc_update_bits(codec, WM8804_AIFRX, 0xc, blen << 2);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct pll_div {
|
|
|
|
u32 prescale:1;
|
|
|
|
u32 mclkdiv:1;
|
|
|
|
u32 freqmode:2;
|
|
|
|
u32 n:4;
|
|
|
|
u32 k:22;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* PLL rate to output rate divisions */
|
|
|
|
static struct {
|
|
|
|
unsigned int div;
|
|
|
|
unsigned int freqmode;
|
|
|
|
unsigned int mclkdiv;
|
|
|
|
} post_table[] = {
|
|
|
|
{ 2, 0, 0 },
|
|
|
|
{ 4, 0, 1 },
|
|
|
|
{ 4, 1, 0 },
|
|
|
|
{ 8, 1, 1 },
|
|
|
|
{ 8, 2, 0 },
|
|
|
|
{ 16, 2, 1 },
|
|
|
|
{ 12, 3, 0 },
|
|
|
|
{ 24, 3, 1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
#define FIXED_PLL_SIZE ((1ULL << 22) * 10)
|
|
|
|
static int pll_factors(struct pll_div *pll_div, unsigned int target,
|
2014-05-29 22:08:03 +08:00
|
|
|
unsigned int source, unsigned int mclk_div)
|
2010-09-29 18:14:56 +08:00
|
|
|
{
|
|
|
|
u64 Kpart;
|
|
|
|
unsigned long int K, Ndiv, Nmod, tmp;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Scale the output frequency up; the PLL should run in the
|
|
|
|
* region of 90-100MHz.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < ARRAY_SIZE(post_table); i++) {
|
|
|
|
tmp = target * post_table[i].div;
|
2014-05-29 22:08:03 +08:00
|
|
|
if ((tmp >= 90000000 && tmp <= 100000000) &&
|
|
|
|
(mclk_div == post_table[i].mclkdiv)) {
|
2010-09-29 18:14:56 +08:00
|
|
|
pll_div->freqmode = post_table[i].freqmode;
|
|
|
|
pll_div->mclkdiv = post_table[i].mclkdiv;
|
|
|
|
target *= post_table[i].div;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i == ARRAY_SIZE(post_table)) {
|
|
|
|
pr_err("%s: Unable to scale output frequency: %uHz\n",
|
|
|
|
__func__, target);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
pll_div->prescale = 0;
|
|
|
|
Ndiv = target / source;
|
|
|
|
if (Ndiv < 5) {
|
|
|
|
source >>= 1;
|
|
|
|
pll_div->prescale = 1;
|
|
|
|
Ndiv = target / source;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Ndiv < 5 || Ndiv > 13) {
|
|
|
|
pr_err("%s: WM8804 N value is not within the recommended range: %lu\n",
|
|
|
|
__func__, Ndiv);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
pll_div->n = Ndiv;
|
|
|
|
|
|
|
|
Nmod = target % source;
|
|
|
|
Kpart = FIXED_PLL_SIZE * (u64)Nmod;
|
|
|
|
|
|
|
|
do_div(Kpart, source);
|
|
|
|
|
|
|
|
K = Kpart & 0xffffffff;
|
|
|
|
if ((K % 10) >= 5)
|
|
|
|
K += 5;
|
|
|
|
K /= 10;
|
|
|
|
pll_div->k = K;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_set_pll(struct snd_soc_dai *dai, int pll_id,
|
|
|
|
int source, unsigned int freq_in,
|
|
|
|
unsigned int freq_out)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
|
|
|
|
codec = dai->codec;
|
2010-10-04 16:31:42 +08:00
|
|
|
if (!freq_in || !freq_out) {
|
|
|
|
/* disable the PLL */
|
2010-10-04 16:37:48 +08:00
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x1, 0x1);
|
2010-10-04 16:31:42 +08:00
|
|
|
return 0;
|
|
|
|
} else {
|
|
|
|
int ret;
|
|
|
|
struct pll_div pll_div;
|
2014-05-29 22:08:03 +08:00
|
|
|
struct wm8804_priv *wm8804;
|
2010-10-04 16:31:42 +08:00
|
|
|
|
2014-05-29 22:08:03 +08:00
|
|
|
wm8804 = snd_soc_codec_get_drvdata(codec);
|
|
|
|
|
|
|
|
ret = pll_factors(&pll_div, freq_out, freq_in,
|
|
|
|
wm8804->mclk_div);
|
2010-09-29 18:14:56 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-10-04 16:31:42 +08:00
|
|
|
/* power down the PLL before reprogramming it */
|
2010-10-04 16:37:48 +08:00
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x1, 0x1);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2010-10-04 16:31:42 +08:00
|
|
|
/* set PLLN and PRESCALE */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL4, 0xf | 0x10,
|
|
|
|
pll_div.n | (pll_div.prescale << 4));
|
|
|
|
/* set mclkdiv and freqmode */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL5, 0x3 | 0x8,
|
|
|
|
pll_div.freqmode | (pll_div.mclkdiv << 3));
|
|
|
|
/* set PLLK */
|
|
|
|
snd_soc_write(codec, WM8804_PLL1, pll_div.k & 0xff);
|
|
|
|
snd_soc_write(codec, WM8804_PLL2, (pll_div.k >> 8) & 0xff);
|
|
|
|
snd_soc_write(codec, WM8804_PLL3, pll_div.k >> 16);
|
|
|
|
|
|
|
|
/* power up the PLL */
|
2010-10-04 16:37:48 +08:00
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x1, 0);
|
2010-10-04 16:31:42 +08:00
|
|
|
}
|
2010-09-29 18:14:56 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_set_sysclk(struct snd_soc_dai *dai,
|
|
|
|
int clk_id, unsigned int freq, int dir)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
|
|
|
|
|
|
|
codec = dai->codec;
|
|
|
|
|
|
|
|
switch (clk_id) {
|
|
|
|
case WM8804_TX_CLKSRC_MCLK:
|
|
|
|
if ((freq >= 10000000 && freq <= 14400000)
|
|
|
|
|| (freq >= 16280000 && freq <= 27000000))
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL6, 0x80, 0x80);
|
|
|
|
else {
|
|
|
|
dev_err(dai->dev, "OSCCLOCK is not within the "
|
|
|
|
"recommended range: %uHz\n", freq);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case WM8804_TX_CLKSRC_PLL:
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL6, 0x80, 0);
|
|
|
|
break;
|
|
|
|
case WM8804_CLKOUT_SRC_CLK1:
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL6, 0x8, 0);
|
|
|
|
break;
|
|
|
|
case WM8804_CLKOUT_SRC_OSCCLK:
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL6, 0x8, 0x8);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unknown clock source: %d\n", clk_id);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_set_clkdiv(struct snd_soc_dai *dai,
|
|
|
|
int div_id, int div)
|
|
|
|
{
|
|
|
|
struct snd_soc_codec *codec;
|
2014-05-29 22:08:03 +08:00
|
|
|
struct wm8804_priv *wm8804;
|
2010-09-29 18:14:56 +08:00
|
|
|
|
|
|
|
codec = dai->codec;
|
|
|
|
switch (div_id) {
|
|
|
|
case WM8804_CLKOUT_DIV:
|
|
|
|
snd_soc_update_bits(codec, WM8804_PLL5, 0x30,
|
|
|
|
(div & 0x3) << 4);
|
|
|
|
break;
|
2014-05-29 22:08:03 +08:00
|
|
|
case WM8804_MCLK_DIV:
|
|
|
|
wm8804 = snd_soc_codec_get_drvdata(codec);
|
|
|
|
wm8804->mclk_div = div;
|
|
|
|
break;
|
2010-09-29 18:14:56 +08:00
|
|
|
default:
|
|
|
|
dev_err(dai->dev, "Unknown clock divider: %d\n", div_id);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm8804_set_bias_level(struct snd_soc_codec *codec,
|
|
|
|
enum snd_soc_bias_level level)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
struct wm8804_priv *wm8804;
|
|
|
|
|
|
|
|
wm8804 = snd_soc_codec_get_drvdata(codec);
|
|
|
|
switch (level) {
|
|
|
|
case SND_SOC_BIAS_ON:
|
|
|
|
break;
|
|
|
|
case SND_SOC_BIAS_PREPARE:
|
|
|
|
/* power up the OSC and the PLL */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x9, 0);
|
|
|
|
break;
|
|
|
|
case SND_SOC_BIAS_STANDBY:
|
2010-11-05 21:53:46 +08:00
|
|
|
if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
|
2010-09-29 18:14:56 +08:00
|
|
|
ret = regulator_bulk_enable(ARRAY_SIZE(wm8804->supplies),
|
|
|
|
wm8804->supplies);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(codec->dev,
|
|
|
|
"Failed to enable supplies: %d\n",
|
|
|
|
ret);
|
|
|
|
return ret;
|
|
|
|
}
|
2011-12-30 03:58:06 +08:00
|
|
|
regcache_sync(wm8804->regmap);
|
2010-09-29 18:14:56 +08:00
|
|
|
}
|
|
|
|
/* power down the OSC and the PLL */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x9, 0x9);
|
|
|
|
break;
|
|
|
|
case SND_SOC_BIAS_OFF:
|
|
|
|
/* power down the OSC and the PLL */
|
|
|
|
snd_soc_update_bits(codec, WM8804_PWRDN, 0x9, 0x9);
|
|
|
|
regulator_bulk_disable(ARRAY_SIZE(wm8804->supplies),
|
|
|
|
wm8804->supplies);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2010-11-05 21:53:46 +08:00
|
|
|
codec->dapm.bias_level = level;
|
2010-09-29 18:14:56 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-23 18:40:40 +08:00
|
|
|
static const struct snd_soc_dai_ops wm8804_dai_ops = {
|
2010-09-29 18:14:56 +08:00
|
|
|
.hw_params = wm8804_hw_params,
|
|
|
|
.set_fmt = wm8804_set_fmt,
|
|
|
|
.set_sysclk = wm8804_set_sysclk,
|
|
|
|
.set_clkdiv = wm8804_set_clkdiv,
|
|
|
|
.set_pll = wm8804_set_pll
|
|
|
|
};
|
|
|
|
|
|
|
|
#define WM8804_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_S24_LE)
|
|
|
|
|
2011-06-09 01:07:49 +08:00
|
|
|
#define WM8804_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
|
|
|
|
SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | \
|
|
|
|
SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | \
|
|
|
|
SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000)
|
|
|
|
|
2010-09-29 18:14:56 +08:00
|
|
|
static struct snd_soc_dai_driver wm8804_dai = {
|
2010-10-01 16:12:14 +08:00
|
|
|
.name = "wm8804-spdif",
|
2010-09-29 18:14:56 +08:00
|
|
|
.playback = {
|
|
|
|
.stream_name = "Playback",
|
|
|
|
.channels_min = 2,
|
|
|
|
.channels_max = 2,
|
2011-06-09 01:07:49 +08:00
|
|
|
.rates = WM8804_RATES,
|
2010-09-29 18:14:56 +08:00
|
|
|
.formats = WM8804_FORMATS,
|
|
|
|
},
|
|
|
|
.capture = {
|
|
|
|
.stream_name = "Capture",
|
|
|
|
.channels_min = 2,
|
|
|
|
.channels_max = 2,
|
2011-06-09 01:07:49 +08:00
|
|
|
.rates = WM8804_RATES,
|
2010-09-29 18:14:56 +08:00
|
|
|
.formats = WM8804_FORMATS,
|
|
|
|
},
|
|
|
|
.ops = &wm8804_dai_ops,
|
|
|
|
.symmetric_rates = 1
|
|
|
|
};
|
|
|
|
|
2015-01-05 17:18:26 +08:00
|
|
|
static const struct snd_soc_codec_driver soc_codec_dev_wm8804 = {
|
2010-09-29 18:14:56 +08:00
|
|
|
.set_bias_level = wm8804_set_bias_level,
|
2012-01-27 18:02:09 +08:00
|
|
|
.idle_bias_off = true,
|
2011-12-08 16:52:19 +08:00
|
|
|
|
|
|
|
.controls = wm8804_snd_controls,
|
|
|
|
.num_controls = ARRAY_SIZE(wm8804_snd_controls),
|
2010-09-29 18:14:56 +08:00
|
|
|
};
|
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
const struct regmap_config wm8804_regmap_config = {
|
2011-12-30 03:58:06 +08:00
|
|
|
.reg_bits = 8,
|
|
|
|
.val_bits = 8,
|
|
|
|
|
|
|
|
.max_register = WM8804_MAX_REGISTER,
|
|
|
|
.volatile_reg = wm8804_volatile,
|
|
|
|
|
|
|
|
.cache_type = REGCACHE_RBTREE,
|
|
|
|
.reg_defaults = wm8804_reg_defaults,
|
|
|
|
.num_reg_defaults = ARRAY_SIZE(wm8804_reg_defaults),
|
|
|
|
};
|
2015-02-23 00:43:21 +08:00
|
|
|
EXPORT_SYMBOL_GPL(wm8804_regmap_config);
|
2011-12-30 03:58:06 +08:00
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
int wm8804_probe(struct device *dev, struct regmap *regmap)
|
2010-09-29 18:14:56 +08:00
|
|
|
{
|
|
|
|
struct wm8804_priv *wm8804;
|
2015-02-23 00:43:22 +08:00
|
|
|
unsigned int id1, id2;
|
|
|
|
int i, ret;
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
wm8804 = devm_kzalloc(dev, sizeof(*wm8804), GFP_KERNEL);
|
2010-10-10 03:31:31 +08:00
|
|
|
if (!wm8804)
|
|
|
|
return -ENOMEM;
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
dev_set_drvdata(dev, wm8804);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
wm8804->regmap = regmap;
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2015-02-23 00:43:22 +08:00
|
|
|
for (i = 0; i < ARRAY_SIZE(wm8804->supplies); i++)
|
|
|
|
wm8804->supplies[i].supply = wm8804_supply_names[i];
|
|
|
|
|
|
|
|
ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(wm8804->supplies),
|
|
|
|
wm8804->supplies);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "Failed to request supplies: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
wm8804->disable_nb[0].notifier_call = wm8804_regulator_event_0;
|
|
|
|
wm8804->disable_nb[1].notifier_call = wm8804_regulator_event_1;
|
|
|
|
|
|
|
|
/* This should really be moved into the regulator core */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(wm8804->supplies); i++) {
|
|
|
|
ret = regulator_register_notifier(wm8804->supplies[i].consumer,
|
|
|
|
&wm8804->disable_nb[i]);
|
|
|
|
if (ret != 0) {
|
|
|
|
dev_err(dev,
|
|
|
|
"Failed to register regulator notifier: %d\n",
|
|
|
|
ret);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = regulator_bulk_enable(ARRAY_SIZE(wm8804->supplies),
|
|
|
|
wm8804->supplies);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "Failed to enable supplies: %d\n", ret);
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = regmap_read(regmap, WM8804_RST_DEVID1, &id1);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to read device ID: %d\n", ret);
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = regmap_read(regmap, WM8804_DEVID2, &id2);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to read device ID: %d\n", ret);
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
id2 = (id2 << 8) | id1;
|
|
|
|
|
|
|
|
if (id2 != 0x8805) {
|
|
|
|
dev_err(dev, "Invalid device ID: %#x\n", id2);
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = regmap_read(regmap, WM8804_DEVREV, &id1);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to read device revision: %d\n",
|
|
|
|
ret);
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
dev_info(dev, "revision %c\n", id1 + 'A');
|
|
|
|
|
|
|
|
ret = wm8804_reset(wm8804);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to issue reset: %d\n", ret);
|
|
|
|
goto err_reg_enable;
|
|
|
|
}
|
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
return snd_soc_register_codec(dev, &soc_codec_dev_wm8804,
|
|
|
|
&wm8804_dai, 1);
|
2015-02-23 00:43:22 +08:00
|
|
|
|
|
|
|
err_reg_enable:
|
|
|
|
regulator_bulk_disable(ARRAY_SIZE(wm8804->supplies), wm8804->supplies);
|
|
|
|
return ret;
|
2010-09-29 18:14:56 +08:00
|
|
|
}
|
2015-02-23 00:43:21 +08:00
|
|
|
EXPORT_SYMBOL_GPL(wm8804_probe);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
void wm8804_remove(struct device *dev)
|
2010-09-29 18:14:56 +08:00
|
|
|
{
|
2015-02-23 00:43:22 +08:00
|
|
|
struct wm8804_priv *wm8804;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
wm8804 = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(wm8804->supplies); ++i)
|
|
|
|
regulator_unregister_notifier(wm8804->supplies[i].consumer,
|
|
|
|
&wm8804->disable_nb[i]);
|
|
|
|
|
2015-02-23 00:43:21 +08:00
|
|
|
snd_soc_unregister_codec(dev);
|
2010-09-29 18:14:56 +08:00
|
|
|
}
|
2015-02-23 00:43:21 +08:00
|
|
|
EXPORT_SYMBOL_GPL(wm8804_remove);
|
2010-09-29 18:14:56 +08:00
|
|
|
|
|
|
|
MODULE_DESCRIPTION("ASoC WM8804 driver");
|
|
|
|
MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
|
|
|
|
MODULE_LICENSE("GPL");
|