2019-06-04 16:11:33 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2013-03-09 16:02:48 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2013 Samsung Electronics Co., Ltd.
|
|
|
|
* Copyright (c) 2013 Linaro Ltd.
|
|
|
|
*
|
|
|
|
* This file contains the utility functions to register the pll clocks.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/errno.h>
|
2013-08-27 01:09:05 +08:00
|
|
|
#include <linux/hrtimer.h>
|
2020-11-20 23:57:31 +08:00
|
|
|
#include <linux/iopoll.h>
|
2014-02-25 08:50:43 +08:00
|
|
|
#include <linux/delay.h>
|
2015-06-20 06:00:46 +08:00
|
|
|
#include <linux/slab.h>
|
2020-11-20 23:57:31 +08:00
|
|
|
#include <linux/timekeeping.h>
|
2019-04-19 06:20:22 +08:00
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/io.h>
|
2013-03-09 16:02:48 +08:00
|
|
|
#include "clk.h"
|
|
|
|
#include "clk-pll.h"
|
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
#define PLL_TIMEOUT_US 20000U
|
|
|
|
#define PLL_TIMEOUT_LOOPS 1000000U
|
2013-08-27 01:09:05 +08:00
|
|
|
|
2013-06-11 17:31:06 +08:00
|
|
|
struct samsung_clk_pll {
|
|
|
|
struct clk_hw hw;
|
|
|
|
void __iomem *lock_reg;
|
|
|
|
void __iomem *con_reg;
|
2017-06-08 22:17:11 +08:00
|
|
|
/* PLL enable control bit offset in @con_reg register */
|
|
|
|
unsigned short enable_offs;
|
|
|
|
/* PLL lock status bit offset in @con_reg register */
|
|
|
|
unsigned short lock_offs;
|
2013-06-11 17:31:07 +08:00
|
|
|
enum samsung_pll_type type;
|
2013-06-11 17:31:12 +08:00
|
|
|
unsigned int rate_count;
|
|
|
|
const struct samsung_pll_rate_table *rate_table;
|
2013-06-11 17:31:06 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
#define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
|
|
|
|
|
2013-06-11 17:31:13 +08:00
|
|
|
static const struct samsung_pll_rate_table *samsung_get_pll_settings(
|
|
|
|
struct samsung_clk_pll *pll, unsigned long rate)
|
|
|
|
{
|
|
|
|
const struct samsung_pll_rate_table *rate_table = pll->rate_table;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < pll->rate_count; i++) {
|
|
|
|
if (rate == rate_table[i].rate)
|
|
|
|
return &rate_table[i];
|
|
|
|
}
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static long samsung_pll_round_rate(struct clk_hw *hw,
|
|
|
|
unsigned long drate, unsigned long *prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate_table = pll->rate_table;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Assumming rate_table is in descending order */
|
|
|
|
for (i = 0; i < pll->rate_count; i++) {
|
|
|
|
if (drate >= rate_table[i].rate)
|
|
|
|
return rate_table[i].rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return minimum supported value */
|
|
|
|
return rate_table[i - 1].rate;
|
|
|
|
}
|
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
static bool pll_early_timeout = true;
|
|
|
|
|
|
|
|
static int __init samsung_pll_disable_early_timeout(void)
|
|
|
|
{
|
|
|
|
pll_early_timeout = false;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
arch_initcall(samsung_pll_disable_early_timeout);
|
|
|
|
|
|
|
|
/* Wait until the PLL is locked */
|
|
|
|
static int samsung_pll_lock_wait(struct samsung_clk_pll *pll,
|
|
|
|
unsigned int reg_mask)
|
|
|
|
{
|
|
|
|
int i, ret;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function might be called when the timekeeping API can't be used
|
|
|
|
* to detect timeouts. One situation is when the clocksource is not yet
|
|
|
|
* initialized, another when the timekeeping is suspended. udelay() also
|
|
|
|
* cannot be used when the clocksource is not running on arm64, since
|
|
|
|
* the current timer is used as cycle counter. So a simple busy loop
|
|
|
|
* is used here in that special cases. The limit of iterations has been
|
|
|
|
* derived from experimental measurements of various PLLs on multiple
|
|
|
|
* Exynos SoC variants. Single register read time was usually in range
|
|
|
|
* 0.4...1.5 us, never less than 0.4 us.
|
|
|
|
*/
|
|
|
|
if (pll_early_timeout || timekeeping_suspended) {
|
|
|
|
i = PLL_TIMEOUT_LOOPS;
|
|
|
|
while (i-- > 0) {
|
|
|
|
if (readl_relaxed(pll->con_reg) & reg_mask)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
cpu_relax();
|
|
|
|
}
|
|
|
|
ret = -ETIMEDOUT;
|
|
|
|
} else {
|
|
|
|
ret = readl_relaxed_poll_timeout_atomic(pll->con_reg, val,
|
|
|
|
val & reg_mask, 0, PLL_TIMEOUT_US);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret < 0)
|
|
|
|
pr_err("Could not lock PLL %s\n", clk_hw_get_name(&pll->hw));
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-06-08 22:17:11 +08:00
|
|
|
static int samsung_pll3xxx_enable(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
tmp = readl_relaxed(pll->con_reg);
|
|
|
|
tmp |= BIT(pll->enable_offs);
|
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
|
2017-06-08 22:17:11 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void samsung_pll3xxx_disable(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
tmp = readl_relaxed(pll->con_reg);
|
|
|
|
tmp &= ~BIT(pll->enable_offs);
|
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
|
|
|
}
|
|
|
|
|
2014-02-19 08:25:41 +08:00
|
|
|
/*
|
|
|
|
* PLL2126 Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL2126_MDIV_MASK (0xff)
|
|
|
|
#define PLL2126_PDIV_MASK (0x3f)
|
|
|
|
#define PLL2126_SDIV_MASK (0x3)
|
|
|
|
#define PLL2126_MDIV_SHIFT (16)
|
|
|
|
#define PLL2126_PDIV_SHIFT (8)
|
|
|
|
#define PLL2126_SDIV_SHIFT (0)
|
|
|
|
|
|
|
|
static unsigned long samsung_pll2126_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 pll_con, mdiv, pdiv, sdiv;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2014-02-19 08:25:41 +08:00
|
|
|
mdiv = (pll_con >> PLL2126_MDIV_SHIFT) & PLL2126_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL2126_PDIV_SHIFT) & PLL2126_PDIV_MASK;
|
|
|
|
sdiv = (pll_con >> PLL2126_SDIV_SHIFT) & PLL2126_SDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= (mdiv + 8);
|
|
|
|
do_div(fvco, (pdiv + 2) << sdiv);
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2126_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll2126_recalc_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL3000 Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL3000_MDIV_MASK (0xff)
|
|
|
|
#define PLL3000_PDIV_MASK (0x3)
|
|
|
|
#define PLL3000_SDIV_MASK (0x3)
|
|
|
|
#define PLL3000_MDIV_SHIFT (16)
|
|
|
|
#define PLL3000_PDIV_SHIFT (8)
|
|
|
|
#define PLL3000_SDIV_SHIFT (0)
|
|
|
|
|
|
|
|
static unsigned long samsung_pll3000_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 pll_con, mdiv, pdiv, sdiv;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2014-02-19 08:25:41 +08:00
|
|
|
mdiv = (pll_con >> PLL3000_MDIV_SHIFT) & PLL3000_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL3000_PDIV_SHIFT) & PLL3000_PDIV_MASK;
|
|
|
|
sdiv = (pll_con >> PLL3000_SDIV_SHIFT) & PLL3000_SDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= (2 * (mdiv + 8));
|
|
|
|
do_div(fvco, pdiv << sdiv);
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll3000_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll3000_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
/*
|
|
|
|
* PLL35xx Clock Type
|
|
|
|
*/
|
2013-06-11 17:31:13 +08:00
|
|
|
/* Maximum lock time can be 270 * PDIV cycles */
|
|
|
|
#define PLL35XX_LOCK_FACTOR (270)
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
#define PLL35XX_MDIV_MASK (0x3FF)
|
|
|
|
#define PLL35XX_PDIV_MASK (0x3F)
|
|
|
|
#define PLL35XX_SDIV_MASK (0x7)
|
|
|
|
#define PLL35XX_MDIV_SHIFT (16)
|
|
|
|
#define PLL35XX_PDIV_SHIFT (8)
|
|
|
|
#define PLL35XX_SDIV_SHIFT (0)
|
2013-06-11 17:31:13 +08:00
|
|
|
#define PLL35XX_LOCK_STAT_SHIFT (29)
|
2017-01-25 19:52:32 +08:00
|
|
|
#define PLL35XX_ENABLE_SHIFT (31)
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-06-11 17:31:06 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-03-09 16:02:48 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, pll_con;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2013-03-09 16:02:48 +08:00
|
|
|
mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
|
|
|
|
sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= mdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
2013-06-11 17:31:13 +08:00
|
|
|
static inline bool samsung_pll35xx_mp_change(
|
|
|
|
const struct samsung_pll_rate_table *rate, u32 pll_con)
|
|
|
|
{
|
|
|
|
u32 old_mdiv, old_pdiv;
|
|
|
|
|
|
|
|
old_mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
|
|
|
|
old_pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
|
|
|
|
|
|
|
|
return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll35xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2013-06-11 17:31:13 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
tmp = readl_relaxed(pll->con_reg);
|
2013-06-11 17:31:13 +08:00
|
|
|
|
|
|
|
if (!(samsung_pll35xx_mp_change(rate, tmp))) {
|
|
|
|
/* If only s change, change just s value only*/
|
|
|
|
tmp &= ~(PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT);
|
|
|
|
tmp |= rate->sdiv << PLL35XX_SDIV_SHIFT;
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
2013-06-11 17:31:13 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(rate->pdiv * PLL35XX_LOCK_FACTOR,
|
2013-06-11 17:31:13 +08:00
|
|
|
pll->lock_reg);
|
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
tmp &= ~((PLL35XX_MDIV_MASK << PLL35XX_MDIV_SHIFT) |
|
|
|
|
(PLL35XX_PDIV_MASK << PLL35XX_PDIV_SHIFT) |
|
|
|
|
(PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT));
|
|
|
|
tmp |= (rate->mdiv << PLL35XX_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL35XX_PDIV_SHIFT) |
|
|
|
|
(rate->sdiv << PLL35XX_SDIV_SHIFT);
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
2013-06-11 17:31:13 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
/* Wait for PLL lock if the PLL is enabled */
|
|
|
|
if (tmp & BIT(pll->enable_offs))
|
|
|
|
return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
|
|
|
|
|
2013-06-11 17:31:13 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
static const struct clk_ops samsung_pll35xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll35xx_recalc_rate,
|
2013-06-11 17:31:13 +08:00
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll35xx_set_rate,
|
2017-06-08 22:17:11 +08:00
|
|
|
.enable = samsung_pll3xxx_enable,
|
|
|
|
.disable = samsung_pll3xxx_disable,
|
2013-06-11 17:31:13 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll35xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll35xx_recalc_rate,
|
2013-03-09 16:02:48 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL36xx Clock Type
|
|
|
|
*/
|
2013-06-11 17:31:14 +08:00
|
|
|
/* Maximum lock time can be 3000 * PDIV cycles */
|
|
|
|
#define PLL36XX_LOCK_FACTOR (3000)
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
#define PLL36XX_KDIV_MASK (0xFFFF)
|
|
|
|
#define PLL36XX_MDIV_MASK (0x1FF)
|
|
|
|
#define PLL36XX_PDIV_MASK (0x3F)
|
|
|
|
#define PLL36XX_SDIV_MASK (0x7)
|
|
|
|
#define PLL36XX_MDIV_SHIFT (16)
|
|
|
|
#define PLL36XX_PDIV_SHIFT (8)
|
|
|
|
#define PLL36XX_SDIV_SHIFT (0)
|
2013-06-11 17:31:14 +08:00
|
|
|
#define PLL36XX_KDIV_SHIFT (0)
|
|
|
|
#define PLL36XX_LOCK_STAT_SHIFT (29)
|
2017-06-08 22:17:11 +08:00
|
|
|
#define PLL36XX_ENABLE_SHIFT (31)
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-06-11 17:31:06 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
clk: samsung: Fix pll36xx_recalc_rate to handle kdiv properly
The KDIV value is often listed as unsigned but it needs to be treated
as a 16-bit signed value when using it in calculations. Fix our rate
recalculation to do this correctly.
Before doing this, I tried setting EPLL on exynos5250 to:
rate, m, p, s, k = 80000000, 107, 2, 4, 43691
This rate is exactly from the table in the exynos5250 user manual.
I read this back as 80750003 with:
cat /sys/kernel/debug/clk/fin_pll/fout_epll/clk_rate
After this patch, it reads back as 80000003
Signed-off-by: Doug Anderson <dianders@chromium.org>
Acked-by: Kukjin Kim <kgene.kim@samsung.com>
Reviewed-by: Vikas Sajjan <vikas.sajjan@linaro.org>
Signed-off-by: Mike Turquette <mturquette@linaro.org>
2013-06-11 23:24:05 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
|
|
|
|
s16 kdiv;
|
2013-03-09 16:02:48 +08:00
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con1 = readl_relaxed(pll->con_reg + 4);
|
2013-03-09 16:02:48 +08:00
|
|
|
mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
|
|
|
|
pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
|
|
|
|
sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
|
clk: samsung: Fix pll36xx_recalc_rate to handle kdiv properly
The KDIV value is often listed as unsigned but it needs to be treated
as a 16-bit signed value when using it in calculations. Fix our rate
recalculation to do this correctly.
Before doing this, I tried setting EPLL on exynos5250 to:
rate, m, p, s, k = 80000000, 107, 2, 4, 43691
This rate is exactly from the table in the exynos5250 user manual.
I read this back as 80750003 with:
cat /sys/kernel/debug/clk/fin_pll/fout_epll/clk_rate
After this patch, it reads back as 80000003
Signed-off-by: Doug Anderson <dianders@chromium.org>
Acked-by: Kukjin Kim <kgene.kim@samsung.com>
Reviewed-by: Vikas Sajjan <vikas.sajjan@linaro.org>
Signed-off-by: Mike Turquette <mturquette@linaro.org>
2013-06-11 23:24:05 +08:00
|
|
|
kdiv = (s16)(pll_con1 & PLL36XX_KDIV_MASK);
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
fvco *= (mdiv << 16) + kdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
fvco >>= 16;
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
2013-06-11 17:31:14 +08:00
|
|
|
static inline bool samsung_pll36xx_mpk_change(
|
|
|
|
const struct samsung_pll_rate_table *rate, u32 pll_con0, u32 pll_con1)
|
|
|
|
{
|
|
|
|
u32 old_mdiv, old_pdiv, old_kdiv;
|
|
|
|
|
|
|
|
old_mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
|
|
|
|
old_pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
|
|
|
|
old_kdiv = (pll_con1 >> PLL36XX_KDIV_SHIFT) & PLL36XX_KDIV_MASK;
|
|
|
|
|
|
|
|
return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv ||
|
|
|
|
rate->kdiv != old_kdiv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll36xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2020-11-20 23:57:31 +08:00
|
|
|
u32 pll_con0, pll_con1;
|
2013-06-11 17:31:14 +08:00
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2013-06-11 17:31:14 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con1 = readl_relaxed(pll->con_reg + 4);
|
2013-06-11 17:31:14 +08:00
|
|
|
|
|
|
|
if (!(samsung_pll36xx_mpk_change(rate, pll_con0, pll_con1))) {
|
|
|
|
/* If only s change, change just s value only*/
|
|
|
|
pll_con0 &= ~(PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT);
|
|
|
|
pll_con0 |= (rate->sdiv << PLL36XX_SDIV_SHIFT);
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(pll_con0, pll->con_reg);
|
2013-06-11 17:31:14 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(rate->pdiv * PLL36XX_LOCK_FACTOR, pll->lock_reg);
|
2013-06-11 17:31:14 +08:00
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
pll_con0 &= ~((PLL36XX_MDIV_MASK << PLL36XX_MDIV_SHIFT) |
|
|
|
|
(PLL36XX_PDIV_MASK << PLL36XX_PDIV_SHIFT) |
|
|
|
|
(PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT));
|
|
|
|
pll_con0 |= (rate->mdiv << PLL36XX_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL36XX_PDIV_SHIFT) |
|
|
|
|
(rate->sdiv << PLL36XX_SDIV_SHIFT);
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(pll_con0, pll->con_reg);
|
2013-06-11 17:31:14 +08:00
|
|
|
|
|
|
|
pll_con1 &= ~(PLL36XX_KDIV_MASK << PLL36XX_KDIV_SHIFT);
|
|
|
|
pll_con1 |= rate->kdiv << PLL36XX_KDIV_SHIFT;
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(pll_con1, pll->con_reg + 4);
|
2013-06-11 17:31:14 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
if (pll_con0 & BIT(pll->enable_offs))
|
|
|
|
return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
|
2013-06-11 17:31:14 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
static const struct clk_ops samsung_pll36xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll36xx_recalc_rate,
|
2013-06-11 17:31:14 +08:00
|
|
|
.set_rate = samsung_pll36xx_set_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
2017-06-08 22:17:11 +08:00
|
|
|
.enable = samsung_pll3xxx_enable,
|
|
|
|
.disable = samsung_pll3xxx_disable,
|
2013-06-11 17:31:14 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll36xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll36xx_recalc_rate,
|
2013-03-09 16:02:48 +08:00
|
|
|
};
|
|
|
|
|
clk: samsung: clk-pll: Implement pll0822x PLL type
pll0822x PLL is used in Exynos850 SoC for top-level integer PLLs. The
code was derived from very similar pll35xx type, with next differences:
1. Lock time for pll0822x is 150*P_DIV, when for pll35xx it's 270*P_DIV
2. It's not suggested in Exynos850 TRM that S_DIV change doesn't require
performing PLL lock procedure (which is done in pll35xx
implementation)
When defining pll0822x type, CON3 register offset should be provided as
a "con" parameter of PLL() macro, like this:
PLL(pll_0822x, 0, "fout_shared0_pll", "oscclk",
PLL_LOCKTIME_PLL_SHARED0, PLL_CON3_PLL_SHARED0,
exynos850_shared0_pll_rates),
To define PLL rates table, one can use PLL_35XX_RATE() macro, e.g.:
PLL_35XX_RATE(26 * MHZ, 1600 * MHZ, 800, 13, 0)
as it's completely appropriate for pl0822x type and there is no sense in
duplicating that.
If bit #1 (MANUAL_PLL_CTRL) is not set in CON1 register, it won't be
possible to set new rate, with next error showing in kernel log:
Could not lock PLL fout_shared1_pll
That can happen for example if bootloader clears that bit beforehand.
PLL driver doesn't account for that, so if MANUAL_PLL_CTRL bit was
cleared, it's assumed it was done for a reason and it shouldn't be
possible to change that PLL's rate at all.
Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org>
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
Acked-by: Chanwoo Choi <cw00.choi@samsung.com>
Link: https://lore.kernel.org/r/20211008154352.19519-2-semen.protsenko@linaro.org
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
2021-10-08 23:43:48 +08:00
|
|
|
/*
|
|
|
|
* PLL0822x Clock Type
|
|
|
|
*/
|
|
|
|
/* Maximum lock time can be 150 * PDIV cycles */
|
|
|
|
#define PLL0822X_LOCK_FACTOR (150)
|
|
|
|
|
|
|
|
#define PLL0822X_MDIV_MASK (0x3FF)
|
|
|
|
#define PLL0822X_PDIV_MASK (0x3F)
|
|
|
|
#define PLL0822X_SDIV_MASK (0x7)
|
|
|
|
#define PLL0822X_MDIV_SHIFT (16)
|
|
|
|
#define PLL0822X_PDIV_SHIFT (8)
|
|
|
|
#define PLL0822X_SDIV_SHIFT (0)
|
|
|
|
#define PLL0822X_LOCK_STAT_SHIFT (29)
|
|
|
|
#define PLL0822X_ENABLE_SHIFT (31)
|
|
|
|
|
|
|
|
static unsigned long samsung_pll0822x_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 mdiv, pdiv, sdiv, pll_con3;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
|
|
|
pll_con3 = readl_relaxed(pll->con_reg);
|
|
|
|
mdiv = (pll_con3 >> PLL0822X_MDIV_SHIFT) & PLL0822X_MDIV_MASK;
|
|
|
|
pdiv = (pll_con3 >> PLL0822X_PDIV_SHIFT) & PLL0822X_PDIV_MASK;
|
|
|
|
sdiv = (pll_con3 >> PLL0822X_SDIV_SHIFT) & PLL0822X_SDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= mdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll0822x_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 pll_con3;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
|
|
|
drate, clk_hw_get_name(hw));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
pll_con3 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con3 &= ~((PLL0822X_MDIV_MASK << PLL0822X_MDIV_SHIFT) |
|
|
|
|
(PLL0822X_PDIV_MASK << PLL0822X_PDIV_SHIFT) |
|
|
|
|
(PLL0822X_SDIV_MASK << PLL0822X_SDIV_SHIFT));
|
|
|
|
pll_con3 |= (rate->mdiv << PLL0822X_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL0822X_PDIV_SHIFT) |
|
|
|
|
(rate->sdiv << PLL0822X_SDIV_SHIFT);
|
|
|
|
|
|
|
|
/* Set PLL lock time */
|
|
|
|
writel_relaxed(rate->pdiv * PLL0822X_LOCK_FACTOR,
|
|
|
|
pll->lock_reg);
|
|
|
|
|
|
|
|
/* Write PMS values */
|
|
|
|
writel_relaxed(pll_con3, pll->con_reg);
|
|
|
|
|
|
|
|
/* Wait for PLL lock if the PLL is enabled */
|
|
|
|
if (pll_con3 & BIT(pll->enable_offs))
|
|
|
|
return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll0822x_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll0822x_recalc_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll0822x_set_rate,
|
|
|
|
.enable = samsung_pll3xxx_enable,
|
|
|
|
.disable = samsung_pll3xxx_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll0822x_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll0822x_recalc_rate,
|
|
|
|
};
|
|
|
|
|
clk: samsung: clk-pll: Implement pll0831x PLL type
pll0831x PLL is used in Exynos850 SoC for top-level fractional PLLs. The
code was derived from very similar pll36xx type, with next differences:
1. Lock time for pll0831x is 500*P_DIV, when for pll36xx it's 3000*P_DIV
2. It's not suggested in Exynos850 TRM that S_DIV change doesn't require
performing PLL lock procedure (which is done in pll36xx
implementation)
3. The offset from PMS-values register to K-value register is 0x8 for
pll0831x, when for pll36xx it's 0x4
When defining pll0831x type, CON3 register offset should be provided as
a "con" parameter of PLL() macro, like this:
PLL(pll_0831x, 0, "fout_mmc_pll", "oscclk",
PLL_LOCKTIME_PLL_MMC, PLL_CON3_PLL_MMC, pll0831x_26mhz_tbl),
To define PLL rates table, one can use PLL_36XX_RATE() macro, e.g.:
PLL_36XX_RATE(26 * MHZ, 799999877, 31, 1, 0, -15124)
as it's completely appropriate for pl0831x type and there is no sense in
duplicating that.
If bit #1 (MANUAL_PLL_CTRL) is not set in CON1 register, it won't be
possible to set new rate, with next error showing in kernel log:
Could not lock PLL fout_mmc_pll
That can happen for example if bootloader clears that bit beforehand.
PLL driver doesn't account for that, so if MANUAL_PLL_CTRL bit was
cleared, it's assumed it was done for a reason and it shouldn't be
possible to change that PLL's rate at all.
Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
Acked-by: Chanwoo Choi <cw00.choi@samsung.com>
Link: https://lore.kernel.org/r/20211008154352.19519-3-semen.protsenko@linaro.org
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
2021-10-08 23:43:49 +08:00
|
|
|
/*
|
|
|
|
* PLL0831x Clock Type
|
|
|
|
*/
|
|
|
|
/* Maximum lock time can be 500 * PDIV cycles */
|
|
|
|
#define PLL0831X_LOCK_FACTOR (500)
|
|
|
|
|
|
|
|
#define PLL0831X_KDIV_MASK (0xFFFF)
|
|
|
|
#define PLL0831X_MDIV_MASK (0x1FF)
|
|
|
|
#define PLL0831X_PDIV_MASK (0x3F)
|
|
|
|
#define PLL0831X_SDIV_MASK (0x7)
|
|
|
|
#define PLL0831X_MDIV_SHIFT (16)
|
|
|
|
#define PLL0831X_PDIV_SHIFT (8)
|
|
|
|
#define PLL0831X_SDIV_SHIFT (0)
|
|
|
|
#define PLL0831X_KDIV_SHIFT (0)
|
|
|
|
#define PLL0831X_LOCK_STAT_SHIFT (29)
|
|
|
|
#define PLL0831X_ENABLE_SHIFT (31)
|
|
|
|
|
|
|
|
static unsigned long samsung_pll0831x_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 mdiv, pdiv, sdiv, pll_con3, pll_con5;
|
|
|
|
s16 kdiv;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
|
|
|
pll_con3 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con5 = readl_relaxed(pll->con_reg + 8);
|
|
|
|
mdiv = (pll_con3 >> PLL0831X_MDIV_SHIFT) & PLL0831X_MDIV_MASK;
|
|
|
|
pdiv = (pll_con3 >> PLL0831X_PDIV_SHIFT) & PLL0831X_PDIV_MASK;
|
|
|
|
sdiv = (pll_con3 >> PLL0831X_SDIV_SHIFT) & PLL0831X_SDIV_MASK;
|
|
|
|
kdiv = (s16)((pll_con5 >> PLL0831X_KDIV_SHIFT) & PLL0831X_KDIV_MASK);
|
|
|
|
|
|
|
|
fvco *= (mdiv << 16) + kdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
fvco >>= 16;
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll0831x_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 pll_con3, pll_con5;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
|
|
|
drate, clk_hw_get_name(hw));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
pll_con3 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con5 = readl_relaxed(pll->con_reg + 8);
|
|
|
|
|
|
|
|
/* Change PLL PMSK values */
|
|
|
|
pll_con3 &= ~((PLL0831X_MDIV_MASK << PLL0831X_MDIV_SHIFT) |
|
|
|
|
(PLL0831X_PDIV_MASK << PLL0831X_PDIV_SHIFT) |
|
|
|
|
(PLL0831X_SDIV_MASK << PLL0831X_SDIV_SHIFT));
|
|
|
|
pll_con3 |= (rate->mdiv << PLL0831X_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL0831X_PDIV_SHIFT) |
|
|
|
|
(rate->sdiv << PLL0831X_SDIV_SHIFT);
|
|
|
|
pll_con5 &= ~(PLL0831X_KDIV_MASK << PLL0831X_KDIV_SHIFT);
|
|
|
|
/*
|
|
|
|
* kdiv is 16-bit 2's complement (s16), but stored as unsigned int.
|
|
|
|
* Cast it to u16 to avoid leading 0xffff's in case of negative value.
|
|
|
|
*/
|
|
|
|
pll_con5 |= ((u16)rate->kdiv << PLL0831X_KDIV_SHIFT);
|
|
|
|
|
|
|
|
/* Set PLL lock time */
|
|
|
|
writel_relaxed(rate->pdiv * PLL0831X_LOCK_FACTOR, pll->lock_reg);
|
|
|
|
|
|
|
|
/* Write PMSK values */
|
|
|
|
writel_relaxed(pll_con3, pll->con_reg);
|
|
|
|
writel_relaxed(pll_con5, pll->con_reg + 8);
|
|
|
|
|
|
|
|
/* Wait for PLL lock if the PLL is enabled */
|
|
|
|
if (pll_con3 & BIT(pll->enable_offs))
|
|
|
|
return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll0831x_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll0831x_recalc_rate,
|
|
|
|
.set_rate = samsung_pll0831x_set_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.enable = samsung_pll3xxx_enable,
|
|
|
|
.disable = samsung_pll3xxx_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll0831x_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll0831x_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
/*
|
|
|
|
* PLL45xx Clock Type
|
|
|
|
*/
|
2013-08-27 01:09:05 +08:00
|
|
|
#define PLL4502_LOCK_FACTOR 400
|
|
|
|
#define PLL4508_LOCK_FACTOR 240
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
#define PLL45XX_MDIV_MASK (0x3FF)
|
|
|
|
#define PLL45XX_PDIV_MASK (0x3F)
|
|
|
|
#define PLL45XX_SDIV_MASK (0x7)
|
2013-08-27 01:09:05 +08:00
|
|
|
#define PLL45XX_AFC_MASK (0x1F)
|
2013-03-09 16:02:48 +08:00
|
|
|
#define PLL45XX_MDIV_SHIFT (16)
|
|
|
|
#define PLL45XX_PDIV_SHIFT (8)
|
|
|
|
#define PLL45XX_SDIV_SHIFT (0)
|
2013-08-27 01:09:05 +08:00
|
|
|
#define PLL45XX_AFC_SHIFT (0)
|
|
|
|
|
|
|
|
#define PLL45XX_ENABLE BIT(31)
|
|
|
|
#define PLL45XX_LOCKED BIT(29)
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-08-27 01:09:04 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-03-09 16:02:48 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, pll_con;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2013-03-09 16:02:48 +08:00
|
|
|
mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
|
|
|
|
sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
|
|
|
|
|
|
|
|
if (pll->type == pll_4508)
|
|
|
|
sdiv = sdiv - 1;
|
|
|
|
|
|
|
|
fvco *= mdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
2013-08-27 01:09:05 +08:00
|
|
|
static bool samsung_pll45xx_mp_change(u32 pll_con0, u32 pll_con1,
|
|
|
|
const struct samsung_pll_rate_table *rate)
|
|
|
|
{
|
|
|
|
u32 old_mdiv, old_pdiv, old_afc;
|
|
|
|
|
|
|
|
old_mdiv = (pll_con0 >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
|
|
|
|
old_pdiv = (pll_con0 >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
|
|
|
|
old_afc = (pll_con1 >> PLL45XX_AFC_SHIFT) & PLL45XX_AFC_MASK;
|
|
|
|
|
|
|
|
return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
|
|
|
|
|| old_afc != rate->afc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll45xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
u32 con0, con1;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2013-08-27 01:09:05 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
con0 = readl_relaxed(pll->con_reg);
|
|
|
|
con1 = readl_relaxed(pll->con_reg + 0x4);
|
2013-08-27 01:09:05 +08:00
|
|
|
|
|
|
|
if (!(samsung_pll45xx_mp_change(con0, con1, rate))) {
|
|
|
|
/* If only s change, change just s value only*/
|
|
|
|
con0 &= ~(PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT);
|
|
|
|
con0 |= rate->sdiv << PLL45XX_SDIV_SHIFT;
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(con0, pll->con_reg);
|
2013-08-27 01:09:05 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set PLL PMS values. */
|
|
|
|
con0 &= ~((PLL45XX_MDIV_MASK << PLL45XX_MDIV_SHIFT) |
|
|
|
|
(PLL45XX_PDIV_MASK << PLL45XX_PDIV_SHIFT) |
|
|
|
|
(PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT));
|
|
|
|
con0 |= (rate->mdiv << PLL45XX_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL45XX_PDIV_SHIFT) |
|
|
|
|
(rate->sdiv << PLL45XX_SDIV_SHIFT);
|
|
|
|
|
|
|
|
/* Set PLL AFC value. */
|
2016-06-09 02:30:56 +08:00
|
|
|
con1 = readl_relaxed(pll->con_reg + 0x4);
|
2013-08-27 01:09:05 +08:00
|
|
|
con1 &= ~(PLL45XX_AFC_MASK << PLL45XX_AFC_SHIFT);
|
|
|
|
con1 |= (rate->afc << PLL45XX_AFC_SHIFT);
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
|
|
|
switch (pll->type) {
|
|
|
|
case pll_4502:
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(rate->pdiv * PLL4502_LOCK_FACTOR, pll->lock_reg);
|
2013-08-27 01:09:05 +08:00
|
|
|
break;
|
|
|
|
case pll_4508:
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(rate->pdiv * PLL4508_LOCK_FACTOR, pll->lock_reg);
|
2013-08-27 01:09:05 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
2014-01-17 19:35:52 +08:00
|
|
|
}
|
2013-08-27 01:09:05 +08:00
|
|
|
|
|
|
|
/* Set new configuration. */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(con1, pll->con_reg + 0x4);
|
|
|
|
writel_relaxed(con0, pll->con_reg);
|
2013-08-27 01:09:05 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
/* Wait for PLL lock */
|
|
|
|
return samsung_pll_lock_wait(pll, PLL45XX_LOCKED);
|
2013-08-27 01:09:05 +08:00
|
|
|
}
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
static const struct clk_ops samsung_pll45xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll45xx_recalc_rate,
|
2013-08-27 01:09:05 +08:00
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll45xx_set_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll45xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll45xx_recalc_rate,
|
2013-03-09 16:02:48 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL46xx Clock Type
|
|
|
|
*/
|
2013-08-27 01:09:07 +08:00
|
|
|
#define PLL46XX_LOCK_FACTOR 3000
|
2013-03-09 16:02:48 +08:00
|
|
|
|
2013-08-27 01:09:07 +08:00
|
|
|
#define PLL46XX_VSEL_MASK (1)
|
2013-03-09 16:02:48 +08:00
|
|
|
#define PLL46XX_MDIV_MASK (0x1FF)
|
2014-09-22 12:47:01 +08:00
|
|
|
#define PLL1460X_MDIV_MASK (0x3FF)
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
#define PLL46XX_PDIV_MASK (0x3F)
|
|
|
|
#define PLL46XX_SDIV_MASK (0x7)
|
2013-08-27 01:09:07 +08:00
|
|
|
#define PLL46XX_VSEL_SHIFT (27)
|
2013-03-09 16:02:48 +08:00
|
|
|
#define PLL46XX_MDIV_SHIFT (16)
|
|
|
|
#define PLL46XX_PDIV_SHIFT (8)
|
|
|
|
#define PLL46XX_SDIV_SHIFT (0)
|
|
|
|
|
|
|
|
#define PLL46XX_KDIV_MASK (0xFFFF)
|
|
|
|
#define PLL4650C_KDIV_MASK (0xFFF)
|
|
|
|
#define PLL46XX_KDIV_SHIFT (0)
|
2013-08-27 01:09:07 +08:00
|
|
|
#define PLL46XX_MFR_MASK (0x3F)
|
|
|
|
#define PLL46XX_MRR_MASK (0x1F)
|
|
|
|
#define PLL46XX_KDIV_SHIFT (0)
|
|
|
|
#define PLL46XX_MFR_SHIFT (16)
|
|
|
|
#define PLL46XX_MRR_SHIFT (24)
|
|
|
|
|
|
|
|
#define PLL46XX_ENABLE BIT(31)
|
|
|
|
#define PLL46XX_LOCKED BIT(29)
|
|
|
|
#define PLL46XX_VSEL BIT(27)
|
2013-03-09 16:02:48 +08:00
|
|
|
|
|
|
|
static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-08-27 01:09:06 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-03-09 16:02:48 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con1 = readl_relaxed(pll->con_reg + 4);
|
2014-09-22 12:47:01 +08:00
|
|
|
mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & ((pll->type == pll_1460x) ?
|
|
|
|
PLL1460X_MDIV_MASK : PLL46XX_MDIV_MASK);
|
2013-03-09 16:02:48 +08:00
|
|
|
pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
|
|
|
|
sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
|
|
|
|
kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
|
|
|
|
pll_con1 & PLL46XX_KDIV_MASK;
|
|
|
|
|
2014-09-22 12:47:01 +08:00
|
|
|
shift = ((pll->type == pll_4600) || (pll->type == pll_1460x)) ? 16 : 10;
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
fvco *= (mdiv << shift) + kdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
fvco >>= shift;
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
2013-08-27 01:09:07 +08:00
|
|
|
static bool samsung_pll46xx_mpk_change(u32 pll_con0, u32 pll_con1,
|
|
|
|
const struct samsung_pll_rate_table *rate)
|
|
|
|
{
|
|
|
|
u32 old_mdiv, old_pdiv, old_kdiv;
|
|
|
|
|
|
|
|
old_mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
|
|
|
|
old_pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
|
|
|
|
old_kdiv = (pll_con1 >> PLL46XX_KDIV_SHIFT) & PLL46XX_KDIV_MASK;
|
|
|
|
|
|
|
|
return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
|
|
|
|
|| old_kdiv != rate->kdiv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll46xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
u32 con0, con1, lock;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2013-08-27 01:09:07 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
con0 = readl_relaxed(pll->con_reg);
|
|
|
|
con1 = readl_relaxed(pll->con_reg + 0x4);
|
2013-08-27 01:09:07 +08:00
|
|
|
|
|
|
|
if (!(samsung_pll46xx_mpk_change(con0, con1, rate))) {
|
|
|
|
/* If only s change, change just s value only*/
|
|
|
|
con0 &= ~(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
|
|
|
|
con0 |= rate->sdiv << PLL46XX_SDIV_SHIFT;
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(con0, pll->con_reg);
|
2013-08-27 01:09:07 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
|
|
|
lock = rate->pdiv * PLL46XX_LOCK_FACTOR;
|
|
|
|
if (lock > 0xffff)
|
|
|
|
/* Maximum lock time bitfield is 16-bit. */
|
|
|
|
lock = 0xffff;
|
|
|
|
|
|
|
|
/* Set PLL PMS and VSEL values. */
|
2014-09-22 12:47:01 +08:00
|
|
|
if (pll->type == pll_1460x) {
|
|
|
|
con0 &= ~((PLL1460X_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
|
|
|
|
(PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
|
|
|
|
(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT));
|
|
|
|
} else {
|
|
|
|
con0 &= ~((PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
|
2013-08-27 01:09:07 +08:00
|
|
|
(PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
|
|
|
|
(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT) |
|
|
|
|
(PLL46XX_VSEL_MASK << PLL46XX_VSEL_SHIFT));
|
2014-09-22 12:47:01 +08:00
|
|
|
con0 |= rate->vsel << PLL46XX_VSEL_SHIFT;
|
|
|
|
}
|
|
|
|
|
2013-08-27 01:09:07 +08:00
|
|
|
con0 |= (rate->mdiv << PLL46XX_MDIV_SHIFT) |
|
|
|
|
(rate->pdiv << PLL46XX_PDIV_SHIFT) |
|
2014-09-22 12:47:01 +08:00
|
|
|
(rate->sdiv << PLL46XX_SDIV_SHIFT);
|
2013-08-27 01:09:07 +08:00
|
|
|
|
|
|
|
/* Set PLL K, MFR and MRR values. */
|
2016-06-09 02:30:56 +08:00
|
|
|
con1 = readl_relaxed(pll->con_reg + 0x4);
|
2013-08-27 01:09:07 +08:00
|
|
|
con1 &= ~((PLL46XX_KDIV_MASK << PLL46XX_KDIV_SHIFT) |
|
|
|
|
(PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT) |
|
|
|
|
(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT));
|
|
|
|
con1 |= (rate->kdiv << PLL46XX_KDIV_SHIFT) |
|
|
|
|
(rate->mfr << PLL46XX_MFR_SHIFT) |
|
|
|
|
(rate->mrr << PLL46XX_MRR_SHIFT);
|
|
|
|
|
|
|
|
/* Write configuration to PLL */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(lock, pll->lock_reg);
|
|
|
|
writel_relaxed(con0, pll->con_reg);
|
|
|
|
writel_relaxed(con1, pll->con_reg + 0x4);
|
2013-08-27 01:09:07 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
/* Wait for PLL lock */
|
|
|
|
return samsung_pll_lock_wait(pll, PLL46XX_LOCKED);
|
2013-08-27 01:09:07 +08:00
|
|
|
}
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
static const struct clk_ops samsung_pll46xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll46xx_recalc_rate,
|
2013-08-27 01:09:07 +08:00
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll46xx_set_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll46xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll46xx_recalc_rate,
|
2013-03-09 16:02:48 +08:00
|
|
|
};
|
|
|
|
|
2013-07-23 07:49:19 +08:00
|
|
|
/*
|
|
|
|
* PLL6552 Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL6552_MDIV_MASK 0x3ff
|
|
|
|
#define PLL6552_PDIV_MASK 0x3f
|
|
|
|
#define PLL6552_SDIV_MASK 0x7
|
|
|
|
#define PLL6552_MDIV_SHIFT 16
|
2014-02-19 08:25:36 +08:00
|
|
|
#define PLL6552_MDIV_SHIFT_2416 14
|
2013-07-23 07:49:19 +08:00
|
|
|
#define PLL6552_PDIV_SHIFT 8
|
2014-02-19 08:25:36 +08:00
|
|
|
#define PLL6552_PDIV_SHIFT_2416 5
|
2013-07-23 07:49:19 +08:00
|
|
|
#define PLL6552_SDIV_SHIFT 0
|
|
|
|
|
|
|
|
static unsigned long samsung_pll6552_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-08-21 08:33:21 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-07-23 07:49:19 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, pll_con;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2014-02-19 08:25:36 +08:00
|
|
|
if (pll->type == pll_6552_s3c2416) {
|
|
|
|
mdiv = (pll_con >> PLL6552_MDIV_SHIFT_2416) & PLL6552_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL6552_PDIV_SHIFT_2416) & PLL6552_PDIV_MASK;
|
|
|
|
} else {
|
|
|
|
mdiv = (pll_con >> PLL6552_MDIV_SHIFT) & PLL6552_MDIV_MASK;
|
|
|
|
pdiv = (pll_con >> PLL6552_PDIV_SHIFT) & PLL6552_PDIV_MASK;
|
|
|
|
}
|
2013-07-23 07:49:19 +08:00
|
|
|
sdiv = (pll_con >> PLL6552_SDIV_SHIFT) & PLL6552_SDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= mdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll6552_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll6552_recalc_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL6553 Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL6553_MDIV_MASK 0xff
|
|
|
|
#define PLL6553_PDIV_MASK 0x3f
|
|
|
|
#define PLL6553_SDIV_MASK 0x7
|
|
|
|
#define PLL6553_KDIV_MASK 0xffff
|
|
|
|
#define PLL6553_MDIV_SHIFT 16
|
|
|
|
#define PLL6553_PDIV_SHIFT 8
|
|
|
|
#define PLL6553_SDIV_SHIFT 0
|
|
|
|
#define PLL6553_KDIV_SHIFT 0
|
|
|
|
|
|
|
|
static unsigned long samsung_pll6553_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2013-08-21 08:33:21 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-07-23 07:49:19 +08:00
|
|
|
u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con1 = readl_relaxed(pll->con_reg + 0x4);
|
2013-07-23 07:49:19 +08:00
|
|
|
mdiv = (pll_con0 >> PLL6553_MDIV_SHIFT) & PLL6553_MDIV_MASK;
|
|
|
|
pdiv = (pll_con0 >> PLL6553_PDIV_SHIFT) & PLL6553_PDIV_MASK;
|
|
|
|
sdiv = (pll_con0 >> PLL6553_SDIV_SHIFT) & PLL6553_SDIV_MASK;
|
|
|
|
kdiv = (pll_con1 >> PLL6553_KDIV_SHIFT) & PLL6553_KDIV_MASK;
|
|
|
|
|
|
|
|
fvco *= (mdiv << 16) + kdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
fvco >>= 16;
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll6553_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll6553_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2013-03-09 16:02:48 +08:00
|
|
|
/*
|
|
|
|
* PLL2550x Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL2550X_R_MASK (0x1)
|
|
|
|
#define PLL2550X_P_MASK (0x3F)
|
|
|
|
#define PLL2550X_M_MASK (0x3FF)
|
|
|
|
#define PLL2550X_S_MASK (0x7)
|
|
|
|
#define PLL2550X_R_SHIFT (20)
|
|
|
|
#define PLL2550X_P_SHIFT (14)
|
|
|
|
#define PLL2550X_M_SHIFT (4)
|
|
|
|
#define PLL2550X_S_SHIFT (0)
|
|
|
|
|
|
|
|
static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2016-08-18 23:01:20 +08:00
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2013-03-09 16:02:48 +08:00
|
|
|
u32 r, p, m, s, pll_stat;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-08-18 23:01:20 +08:00
|
|
|
pll_stat = readl_relaxed(pll->con_reg);
|
2013-03-09 16:02:48 +08:00
|
|
|
r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
|
|
|
|
if (!r)
|
|
|
|
return 0;
|
|
|
|
p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
|
|
|
|
m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
|
|
|
|
s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
|
|
|
|
|
|
|
|
fvco *= m;
|
|
|
|
do_div(fvco, (p << s));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2550x_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll2550x_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2014-03-12 22:56:45 +08:00
|
|
|
/*
|
|
|
|
* PLL2550xx Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Maximum lock time can be 270 * PDIV cycles */
|
|
|
|
#define PLL2550XX_LOCK_FACTOR 270
|
|
|
|
|
|
|
|
#define PLL2550XX_M_MASK 0x3FF
|
|
|
|
#define PLL2550XX_P_MASK 0x3F
|
|
|
|
#define PLL2550XX_S_MASK 0x7
|
|
|
|
#define PLL2550XX_LOCK_STAT_MASK 0x1
|
|
|
|
#define PLL2550XX_M_SHIFT 9
|
|
|
|
#define PLL2550XX_P_SHIFT 3
|
|
|
|
#define PLL2550XX_S_SHIFT 0
|
|
|
|
#define PLL2550XX_LOCK_STAT_SHIFT 21
|
|
|
|
|
|
|
|
static unsigned long samsung_pll2550xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 mdiv, pdiv, sdiv, pll_con;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con = readl_relaxed(pll->con_reg);
|
2014-03-12 22:56:45 +08:00
|
|
|
mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
|
|
|
|
pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
|
|
|
|
sdiv = (pll_con >> PLL2550XX_S_SHIFT) & PLL2550XX_S_MASK;
|
|
|
|
|
|
|
|
fvco *= mdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool samsung_pll2550xx_mp_change(u32 mdiv, u32 pdiv, u32 pll_con)
|
|
|
|
{
|
|
|
|
u32 old_mdiv, old_pdiv;
|
|
|
|
|
|
|
|
old_mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
|
|
|
|
old_pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
|
|
|
|
|
|
|
|
return mdiv != old_mdiv || pdiv != old_pdiv;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll2550xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2014-03-12 22:56:45 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
tmp = readl_relaxed(pll->con_reg);
|
2014-03-12 22:56:45 +08:00
|
|
|
|
|
|
|
if (!(samsung_pll2550xx_mp_change(rate->mdiv, rate->pdiv, tmp))) {
|
|
|
|
/* If only s change, change just s value only*/
|
|
|
|
tmp &= ~(PLL2550XX_S_MASK << PLL2550XX_S_SHIFT);
|
|
|
|
tmp |= rate->sdiv << PLL2550XX_S_SHIFT;
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
2014-03-12 22:56:45 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(rate->pdiv * PLL2550XX_LOCK_FACTOR, pll->lock_reg);
|
2014-03-12 22:56:45 +08:00
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
tmp &= ~((PLL2550XX_M_MASK << PLL2550XX_M_SHIFT) |
|
|
|
|
(PLL2550XX_P_MASK << PLL2550XX_P_SHIFT) |
|
|
|
|
(PLL2550XX_S_MASK << PLL2550XX_S_SHIFT));
|
|
|
|
tmp |= (rate->mdiv << PLL2550XX_M_SHIFT) |
|
|
|
|
(rate->pdiv << PLL2550XX_P_SHIFT) |
|
|
|
|
(rate->sdiv << PLL2550XX_S_SHIFT);
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(tmp, pll->con_reg);
|
2014-03-12 22:56:45 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
/* Wait for PLL lock */
|
|
|
|
return samsung_pll_lock_wait(pll,
|
|
|
|
PLL2550XX_LOCK_STAT_MASK << PLL2550XX_LOCK_STAT_SHIFT);
|
2014-03-12 22:56:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2550xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll2550xx_recalc_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll2550xx_set_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2550xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll2550xx_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2016-09-09 16:09:05 +08:00
|
|
|
/*
|
|
|
|
* PLL2650x Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Maximum lock time can be 3000 * PDIV cycles */
|
|
|
|
#define PLL2650X_LOCK_FACTOR 3000
|
|
|
|
|
|
|
|
#define PLL2650X_M_MASK 0x1ff
|
|
|
|
#define PLL2650X_P_MASK 0x3f
|
|
|
|
#define PLL2650X_S_MASK 0x7
|
|
|
|
#define PLL2650X_K_MASK 0xffff
|
|
|
|
#define PLL2650X_LOCK_STAT_MASK 0x1
|
|
|
|
#define PLL2650X_M_SHIFT 16
|
|
|
|
#define PLL2650X_P_SHIFT 8
|
|
|
|
#define PLL2650X_S_SHIFT 0
|
|
|
|
#define PLL2650X_K_SHIFT 0
|
|
|
|
#define PLL2650X_LOCK_STAT_SHIFT 29
|
|
|
|
#define PLL2650X_PLL_ENABLE_SHIFT 31
|
|
|
|
|
|
|
|
static unsigned long samsung_pll2650x_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u64 fout = parent_rate;
|
|
|
|
u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
|
|
|
|
s16 kdiv;
|
|
|
|
|
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
mdiv = (pll_con0 >> PLL2650X_M_SHIFT) & PLL2650X_M_MASK;
|
|
|
|
pdiv = (pll_con0 >> PLL2650X_P_SHIFT) & PLL2650X_P_MASK;
|
|
|
|
sdiv = (pll_con0 >> PLL2650X_S_SHIFT) & PLL2650X_S_MASK;
|
|
|
|
|
|
|
|
pll_con1 = readl_relaxed(pll->con_reg + 4);
|
|
|
|
kdiv = (s16)((pll_con1 >> PLL2650X_K_SHIFT) & PLL2650X_K_MASK);
|
|
|
|
|
|
|
|
fout *= (mdiv << 16) + kdiv;
|
|
|
|
do_div(fout, (pdiv << sdiv));
|
|
|
|
fout >>= 16;
|
|
|
|
|
|
|
|
return (unsigned long)fout;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll2650x_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long prate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
u32 con0, con1;
|
|
|
|
|
|
|
|
/* Get required rate settings from table */
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
|
|
|
drate, clk_hw_get_name(hw));
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
con0 = readl_relaxed(pll->con_reg);
|
|
|
|
con1 = readl_relaxed(pll->con_reg + 4);
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
|
|
|
writel_relaxed(rate->pdiv * PLL2650X_LOCK_FACTOR, pll->lock_reg);
|
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
con0 &= ~((PLL2650X_M_MASK << PLL2650X_M_SHIFT) |
|
|
|
|
(PLL2650X_P_MASK << PLL2650X_P_SHIFT) |
|
|
|
|
(PLL2650X_S_MASK << PLL2650X_S_SHIFT));
|
|
|
|
con0 |= (rate->mdiv << PLL2650X_M_SHIFT) |
|
|
|
|
(rate->pdiv << PLL2650X_P_SHIFT) |
|
|
|
|
(rate->sdiv << PLL2650X_S_SHIFT);
|
|
|
|
con0 |= (1 << PLL2650X_PLL_ENABLE_SHIFT);
|
|
|
|
writel_relaxed(con0, pll->con_reg);
|
|
|
|
|
|
|
|
con1 &= ~(PLL2650X_K_MASK << PLL2650X_K_SHIFT);
|
|
|
|
con1 |= ((rate->kdiv & PLL2650X_K_MASK) << PLL2650X_K_SHIFT);
|
|
|
|
writel_relaxed(con1, pll->con_reg + 4);
|
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
/* Wait for PLL lock */
|
|
|
|
return samsung_pll_lock_wait(pll,
|
|
|
|
PLL2650X_LOCK_STAT_MASK << PLL2650X_LOCK_STAT_SHIFT);
|
2016-09-09 16:09:05 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2650x_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll2650x_recalc_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
.set_rate = samsung_pll2650x_set_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2650x_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll2650x_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2014-03-12 22:56:46 +08:00
|
|
|
/*
|
|
|
|
* PLL2650XX Clock Type
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Maximum lock time can be 3000 * PDIV cycles */
|
|
|
|
#define PLL2650XX_LOCK_FACTOR 3000
|
|
|
|
|
|
|
|
#define PLL2650XX_MDIV_SHIFT 9
|
|
|
|
#define PLL2650XX_PDIV_SHIFT 3
|
|
|
|
#define PLL2650XX_SDIV_SHIFT 0
|
|
|
|
#define PLL2650XX_KDIV_SHIFT 0
|
|
|
|
#define PLL2650XX_MDIV_MASK 0x1ff
|
|
|
|
#define PLL2650XX_PDIV_MASK 0x3f
|
|
|
|
#define PLL2650XX_SDIV_MASK 0x7
|
|
|
|
#define PLL2650XX_KDIV_MASK 0xffff
|
|
|
|
#define PLL2650XX_PLL_ENABLE_SHIFT 23
|
|
|
|
#define PLL2650XX_PLL_LOCKTIME_SHIFT 21
|
|
|
|
#define PLL2650XX_PLL_FOUTMASK_SHIFT 31
|
|
|
|
|
|
|
|
static unsigned long samsung_pll2650xx_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
|
|
|
u32 mdiv, pdiv, sdiv, pll_con0, pll_con2;
|
|
|
|
s16 kdiv;
|
|
|
|
u64 fvco = parent_rate;
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con2 = readl_relaxed(pll->con_reg + 8);
|
2014-03-12 22:56:46 +08:00
|
|
|
mdiv = (pll_con0 >> PLL2650XX_MDIV_SHIFT) & PLL2650XX_MDIV_MASK;
|
|
|
|
pdiv = (pll_con0 >> PLL2650XX_PDIV_SHIFT) & PLL2650XX_PDIV_MASK;
|
|
|
|
sdiv = (pll_con0 >> PLL2650XX_SDIV_SHIFT) & PLL2650XX_SDIV_MASK;
|
|
|
|
kdiv = (s16)(pll_con2 & PLL2650XX_KDIV_MASK);
|
|
|
|
|
|
|
|
fvco *= (mdiv << 16) + kdiv;
|
|
|
|
do_div(fvco, (pdiv << sdiv));
|
|
|
|
fvco >>= 16;
|
|
|
|
|
|
|
|
return (unsigned long)fvco;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int samsung_pll2650xx_set_rate(struct clk_hw *hw, unsigned long drate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll = to_clk_pll(hw);
|
2020-11-20 23:57:31 +08:00
|
|
|
u32 pll_con0, pll_con2;
|
2014-03-12 22:56:46 +08:00
|
|
|
const struct samsung_pll_rate_table *rate;
|
|
|
|
|
|
|
|
rate = samsung_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
|
2015-08-13 02:42:23 +08:00
|
|
|
drate, clk_hw_get_name(hw));
|
2014-03-12 22:56:46 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
pll_con0 = readl_relaxed(pll->con_reg);
|
|
|
|
pll_con2 = readl_relaxed(pll->con_reg + 8);
|
2014-03-12 22:56:46 +08:00
|
|
|
|
|
|
|
/* Change PLL PMS values */
|
|
|
|
pll_con0 &= ~(PLL2650XX_MDIV_MASK << PLL2650XX_MDIV_SHIFT |
|
|
|
|
PLL2650XX_PDIV_MASK << PLL2650XX_PDIV_SHIFT |
|
|
|
|
PLL2650XX_SDIV_MASK << PLL2650XX_SDIV_SHIFT);
|
|
|
|
pll_con0 |= rate->mdiv << PLL2650XX_MDIV_SHIFT;
|
|
|
|
pll_con0 |= rate->pdiv << PLL2650XX_PDIV_SHIFT;
|
|
|
|
pll_con0 |= rate->sdiv << PLL2650XX_SDIV_SHIFT;
|
|
|
|
pll_con0 |= 1 << PLL2650XX_PLL_ENABLE_SHIFT;
|
|
|
|
pll_con0 |= 1 << PLL2650XX_PLL_FOUTMASK_SHIFT;
|
|
|
|
|
|
|
|
pll_con2 &= ~(PLL2650XX_KDIV_MASK << PLL2650XX_KDIV_SHIFT);
|
|
|
|
pll_con2 |= ((~(rate->kdiv) + 1) & PLL2650XX_KDIV_MASK)
|
|
|
|
<< PLL2650XX_KDIV_SHIFT;
|
|
|
|
|
|
|
|
/* Set PLL lock time. */
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(PLL2650XX_LOCK_FACTOR * rate->pdiv, pll->lock_reg);
|
2014-03-12 22:56:46 +08:00
|
|
|
|
2016-06-09 02:30:56 +08:00
|
|
|
writel_relaxed(pll_con0, pll->con_reg);
|
|
|
|
writel_relaxed(pll_con2, pll->con_reg + 8);
|
2014-03-12 22:56:46 +08:00
|
|
|
|
2020-11-20 23:57:31 +08:00
|
|
|
return samsung_pll_lock_wait(pll, 0x1 << PLL2650XX_PLL_LOCKTIME_SHIFT);
|
2014-03-12 22:56:46 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2650xx_clk_ops = {
|
|
|
|
.recalc_rate = samsung_pll2650xx_recalc_rate,
|
|
|
|
.set_rate = samsung_pll2650xx_set_rate,
|
|
|
|
.round_rate = samsung_pll_round_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clk_ops samsung_pll2650xx_clk_min_ops = {
|
|
|
|
.recalc_rate = samsung_pll2650xx_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2014-03-12 22:56:44 +08:00
|
|
|
static void __init _samsung_clk_register_pll(struct samsung_clk_provider *ctx,
|
2023-02-23 12:19:33 +08:00
|
|
|
const struct samsung_pll_clock *pll_clk)
|
2013-06-11 17:31:07 +08:00
|
|
|
{
|
|
|
|
struct samsung_clk_pll *pll;
|
|
|
|
struct clk_init_data init;
|
2013-06-11 17:31:12 +08:00
|
|
|
int ret, len;
|
2013-06-11 17:31:07 +08:00
|
|
|
|
|
|
|
pll = kzalloc(sizeof(*pll), GFP_KERNEL);
|
|
|
|
if (!pll) {
|
|
|
|
pr_err("%s: could not allocate pll clk %s\n",
|
|
|
|
__func__, pll_clk->name);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
init.name = pll_clk->name;
|
|
|
|
init.flags = pll_clk->flags;
|
|
|
|
init.parent_names = &pll_clk->parent_name;
|
|
|
|
init.num_parents = 1;
|
|
|
|
|
2013-06-11 17:31:12 +08:00
|
|
|
if (pll_clk->rate_table) {
|
|
|
|
/* find count of rates in rate_table */
|
|
|
|
for (len = 0; pll_clk->rate_table[len].rate != 0; )
|
|
|
|
len++;
|
|
|
|
|
|
|
|
pll->rate_count = len;
|
|
|
|
pll->rate_table = kmemdup(pll_clk->rate_table,
|
|
|
|
pll->rate_count *
|
|
|
|
sizeof(struct samsung_pll_rate_table),
|
|
|
|
GFP_KERNEL);
|
|
|
|
WARN(!pll->rate_table,
|
|
|
|
"%s: could not allocate rate table for %s\n",
|
|
|
|
__func__, pll_clk->name);
|
|
|
|
}
|
|
|
|
|
2013-06-11 17:31:07 +08:00
|
|
|
switch (pll_clk->type) {
|
2014-02-19 08:25:41 +08:00
|
|
|
case pll_2126:
|
|
|
|
init.ops = &samsung_pll2126_clk_ops;
|
|
|
|
break;
|
|
|
|
case pll_3000:
|
|
|
|
init.ops = &samsung_pll3000_clk_ops;
|
|
|
|
break;
|
2013-06-11 17:31:07 +08:00
|
|
|
/* clk_ops for 35xx and 2550 are similar */
|
|
|
|
case pll_35xx:
|
|
|
|
case pll_2550:
|
2014-09-22 12:47:01 +08:00
|
|
|
case pll_1450x:
|
|
|
|
case pll_1451x:
|
|
|
|
case pll_1452x:
|
2022-01-24 22:16:32 +08:00
|
|
|
case pll_142xx:
|
2017-06-08 22:17:11 +08:00
|
|
|
pll->enable_offs = PLL35XX_ENABLE_SHIFT;
|
|
|
|
pll->lock_offs = PLL35XX_LOCK_STAT_SHIFT;
|
2013-06-11 17:31:13 +08:00
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll35xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll35xx_clk_ops;
|
2013-06-11 17:31:07 +08:00
|
|
|
break;
|
2021-12-06 23:31:19 +08:00
|
|
|
case pll_1417x:
|
2023-02-23 12:21:30 +08:00
|
|
|
case pll_0818x:
|
clk: samsung: clk-pll: Implement pll0822x PLL type
pll0822x PLL is used in Exynos850 SoC for top-level integer PLLs. The
code was derived from very similar pll35xx type, with next differences:
1. Lock time for pll0822x is 150*P_DIV, when for pll35xx it's 270*P_DIV
2. It's not suggested in Exynos850 TRM that S_DIV change doesn't require
performing PLL lock procedure (which is done in pll35xx
implementation)
When defining pll0822x type, CON3 register offset should be provided as
a "con" parameter of PLL() macro, like this:
PLL(pll_0822x, 0, "fout_shared0_pll", "oscclk",
PLL_LOCKTIME_PLL_SHARED0, PLL_CON3_PLL_SHARED0,
exynos850_shared0_pll_rates),
To define PLL rates table, one can use PLL_35XX_RATE() macro, e.g.:
PLL_35XX_RATE(26 * MHZ, 1600 * MHZ, 800, 13, 0)
as it's completely appropriate for pl0822x type and there is no sense in
duplicating that.
If bit #1 (MANUAL_PLL_CTRL) is not set in CON1 register, it won't be
possible to set new rate, with next error showing in kernel log:
Could not lock PLL fout_shared1_pll
That can happen for example if bootloader clears that bit beforehand.
PLL driver doesn't account for that, so if MANUAL_PLL_CTRL bit was
cleared, it's assumed it was done for a reason and it shouldn't be
possible to change that PLL's rate at all.
Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org>
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
Acked-by: Chanwoo Choi <cw00.choi@samsung.com>
Link: https://lore.kernel.org/r/20211008154352.19519-2-semen.protsenko@linaro.org
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
2021-10-08 23:43:48 +08:00
|
|
|
case pll_0822x:
|
|
|
|
pll->enable_offs = PLL0822X_ENABLE_SHIFT;
|
|
|
|
pll->lock_offs = PLL0822X_LOCK_STAT_SHIFT;
|
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll0822x_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll0822x_clk_ops;
|
|
|
|
break;
|
2013-08-27 01:09:04 +08:00
|
|
|
case pll_4500:
|
2013-08-27 01:09:05 +08:00
|
|
|
init.ops = &samsung_pll45xx_clk_min_ops;
|
|
|
|
break;
|
2013-08-27 01:09:04 +08:00
|
|
|
case pll_4502:
|
|
|
|
case pll_4508:
|
2013-08-27 01:09:05 +08:00
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll45xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll45xx_clk_ops;
|
2013-08-27 01:09:04 +08:00
|
|
|
break;
|
2013-06-11 17:31:07 +08:00
|
|
|
/* clk_ops for 36xx and 2650 are similar */
|
|
|
|
case pll_36xx:
|
|
|
|
case pll_2650:
|
2017-06-08 22:17:11 +08:00
|
|
|
pll->enable_offs = PLL36XX_ENABLE_SHIFT;
|
|
|
|
pll->lock_offs = PLL36XX_LOCK_STAT_SHIFT;
|
2013-06-11 17:31:14 +08:00
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll36xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll36xx_clk_ops;
|
2013-06-11 17:31:07 +08:00
|
|
|
break;
|
clk: samsung: clk-pll: Implement pll0831x PLL type
pll0831x PLL is used in Exynos850 SoC for top-level fractional PLLs. The
code was derived from very similar pll36xx type, with next differences:
1. Lock time for pll0831x is 500*P_DIV, when for pll36xx it's 3000*P_DIV
2. It's not suggested in Exynos850 TRM that S_DIV change doesn't require
performing PLL lock procedure (which is done in pll36xx
implementation)
3. The offset from PMS-values register to K-value register is 0x8 for
pll0831x, when for pll36xx it's 0x4
When defining pll0831x type, CON3 register offset should be provided as
a "con" parameter of PLL() macro, like this:
PLL(pll_0831x, 0, "fout_mmc_pll", "oscclk",
PLL_LOCKTIME_PLL_MMC, PLL_CON3_PLL_MMC, pll0831x_26mhz_tbl),
To define PLL rates table, one can use PLL_36XX_RATE() macro, e.g.:
PLL_36XX_RATE(26 * MHZ, 799999877, 31, 1, 0, -15124)
as it's completely appropriate for pl0831x type and there is no sense in
duplicating that.
If bit #1 (MANUAL_PLL_CTRL) is not set in CON1 register, it won't be
possible to set new rate, with next error showing in kernel log:
Could not lock PLL fout_mmc_pll
That can happen for example if bootloader clears that bit beforehand.
PLL driver doesn't account for that, so if MANUAL_PLL_CTRL bit was
cleared, it's assumed it was done for a reason and it shouldn't be
possible to change that PLL's rate at all.
Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
Acked-by: Chanwoo Choi <cw00.choi@samsung.com>
Link: https://lore.kernel.org/r/20211008154352.19519-3-semen.protsenko@linaro.org
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
2021-10-08 23:43:49 +08:00
|
|
|
case pll_0831x:
|
|
|
|
pll->enable_offs = PLL0831X_ENABLE_SHIFT;
|
|
|
|
pll->lock_offs = PLL0831X_LOCK_STAT_SHIFT;
|
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll0831x_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll0831x_clk_ops;
|
|
|
|
break;
|
2013-08-21 08:33:21 +08:00
|
|
|
case pll_6552:
|
2014-02-19 08:25:36 +08:00
|
|
|
case pll_6552_s3c2416:
|
2013-08-21 08:33:21 +08:00
|
|
|
init.ops = &samsung_pll6552_clk_ops;
|
|
|
|
break;
|
|
|
|
case pll_6553:
|
|
|
|
init.ops = &samsung_pll6553_clk_ops;
|
|
|
|
break;
|
2013-08-27 01:09:06 +08:00
|
|
|
case pll_4600:
|
|
|
|
case pll_4650:
|
|
|
|
case pll_4650c:
|
2014-09-22 12:47:01 +08:00
|
|
|
case pll_1460x:
|
2013-08-27 01:09:07 +08:00
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll46xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll46xx_clk_ops;
|
2013-08-27 01:09:06 +08:00
|
|
|
break;
|
2016-08-18 23:01:20 +08:00
|
|
|
case pll_2550x:
|
|
|
|
init.ops = &samsung_pll2550x_clk_ops;
|
|
|
|
break;
|
2014-03-12 22:56:45 +08:00
|
|
|
case pll_2550xx:
|
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll2550xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll2550xx_clk_ops;
|
|
|
|
break;
|
2016-09-09 16:09:05 +08:00
|
|
|
case pll_2650x:
|
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll2650x_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll2650x_clk_ops;
|
|
|
|
break;
|
2014-03-12 22:56:46 +08:00
|
|
|
case pll_2650xx:
|
|
|
|
if (!pll->rate_table)
|
|
|
|
init.ops = &samsung_pll2650xx_clk_min_ops;
|
|
|
|
else
|
|
|
|
init.ops = &samsung_pll2650xx_clk_ops;
|
|
|
|
break;
|
2013-06-11 17:31:07 +08:00
|
|
|
default:
|
|
|
|
pr_warn("%s: Unknown pll type for pll clk %s\n",
|
|
|
|
__func__, pll_clk->name);
|
|
|
|
}
|
|
|
|
|
|
|
|
pll->hw.init = &init;
|
|
|
|
pll->type = pll_clk->type;
|
2023-02-23 12:19:33 +08:00
|
|
|
pll->lock_reg = ctx->reg_base + pll_clk->lock_offset;
|
|
|
|
pll->con_reg = ctx->reg_base + pll_clk->con_offset;
|
2013-06-11 17:31:07 +08:00
|
|
|
|
2017-08-21 16:05:00 +08:00
|
|
|
ret = clk_hw_register(ctx->dev, &pll->hw);
|
2017-04-24 14:42:20 +08:00
|
|
|
if (ret) {
|
|
|
|
pr_err("%s: failed to register pll clock %s : %d\n",
|
|
|
|
__func__, pll_clk->name, ret);
|
2022-11-23 11:20:15 +08:00
|
|
|
kfree(pll->rate_table);
|
2013-06-11 17:31:07 +08:00
|
|
|
kfree(pll);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2017-04-24 14:42:20 +08:00
|
|
|
samsung_clk_add_lookup(ctx, &pll->hw, pll_clk->id);
|
2013-06-11 17:31:07 +08:00
|
|
|
}
|
|
|
|
|
2014-03-12 22:56:44 +08:00
|
|
|
void __init samsung_clk_register_pll(struct samsung_clk_provider *ctx,
|
2015-05-28 16:45:51 +08:00
|
|
|
const struct samsung_pll_clock *pll_list,
|
2023-02-23 12:19:33 +08:00
|
|
|
unsigned int nr_pll)
|
2013-06-11 17:31:07 +08:00
|
|
|
{
|
|
|
|
int cnt;
|
|
|
|
|
|
|
|
for (cnt = 0; cnt < nr_pll; cnt++)
|
2023-02-23 12:19:33 +08:00
|
|
|
_samsung_clk_register_pll(ctx, &pll_list[cnt]);
|
2013-06-11 17:31:07 +08:00
|
|
|
}
|