2020-03-14 03:42:48 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* Copyright (C) 2005, Intec Automation Inc.
|
|
|
|
* Copyright (C) 2014, Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/mtd/spi-nor.h>
|
|
|
|
|
|
|
|
#include "core.h"
|
|
|
|
|
2020-04-15 21:48:30 +08:00
|
|
|
static int
|
|
|
|
w25q256_post_bfpt_fixups(struct spi_nor *nor,
|
|
|
|
const struct sfdp_parameter_header *bfpt_header,
|
2021-03-06 17:50:00 +08:00
|
|
|
const struct sfdp_bfpt *bfpt)
|
2020-04-15 21:48:30 +08:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* W25Q256JV supports 4B opcodes but W25Q256FV does not.
|
|
|
|
* Unfortunately, Winbond has re-used the same JEDEC ID for both
|
|
|
|
* variants which prevents us from defining a new entry in the parts
|
|
|
|
* table.
|
|
|
|
* To differentiate between W25Q256JV and W25Q256FV check SFDP header
|
|
|
|
* version: only JV has JESD216A compliant structure (version 5).
|
|
|
|
*/
|
|
|
|
if (bfpt_header->major == SFDP_JESD216_MAJOR &&
|
|
|
|
bfpt_header->minor == SFDP_JESD216A_MINOR)
|
|
|
|
nor->flags |= SNOR_F_4B_OPCODES;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct spi_nor_fixups w25q256_fixups = {
|
|
|
|
.post_bfpt = w25q256_post_bfpt_fixups,
|
|
|
|
};
|
|
|
|
|
2020-03-14 03:42:48 +08:00
|
|
|
static const struct flash_info winbond_parts[] = {
|
|
|
|
/* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
|
|
|
|
{ "w25x05", INFO(0xef3010, 0, 64 * 1024, 1, SECT_4K) },
|
|
|
|
{ "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
|
|
|
|
{ "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
|
|
|
|
{ "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
|
|
|
|
{ "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
|
|
|
|
{ "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
|
|
|
|
{ "w25q16dw", INFO(0xef6015, 0, 64 * 1024, 32,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
|
|
|
|
{ "w25q16jv-im/jm", INFO(0xef7015, 0, 64 * 1024, 32,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ |
|
|
|
|
SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK |
|
|
|
|
SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25q20cl", INFO(0xef4012, 0, 64 * 1024, 4, SECT_4K) },
|
|
|
|
{ "w25q20bw", INFO(0xef5012, 0, 64 * 1024, 4, SECT_4K) },
|
|
|
|
{ "w25q20ew", INFO(0xef6012, 0, 64 * 1024, 4, SECT_4K) },
|
|
|
|
{ "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
|
|
|
|
{ "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
2021-03-22 07:51:40 +08:00
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
|
|
|
|
OTP_INFO(256, 3, 0x1000, 0x1000)
|
|
|
|
},
|
|
|
|
|
2020-03-14 03:42:48 +08:00
|
|
|
{ "w25q32jv", INFO(0xef7016, 0, 64 * 1024, 64,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
|
|
|
|
},
|
|
|
|
{ "w25q32jwm", INFO(0xef8016, 0, 64 * 1024, 64,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
2021-03-22 07:51:40 +08:00
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
|
|
|
|
OTP_INFO(256, 3, 0x1000, 0x1000) },
|
2020-09-28 14:06:31 +08:00
|
|
|
{ "w25q64jwm", INFO(0xef8017, 0, 64 * 1024, 128,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25q128jwm", INFO(0xef8018, 0, 64 * 1024, 256,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25q256jwm", INFO(0xef8019, 0, 64 * 1024, 512,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
2020-03-14 03:42:48 +08:00
|
|
|
{ "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
|
2020-05-29 15:16:55 +08:00
|
|
|
{ "w25q64", INFO(0xef4017, 0, 64 * 1024, 128,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
|
2020-03-14 03:42:48 +08:00
|
|
|
{ "w25q64dw", INFO(0xef6017, 0, 64 * 1024, 128,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
2020-06-30 03:53:06 +08:00
|
|
|
{ "w25q64jvm", INFO(0xef7017, 0, 64 * 1024, 128, SECT_4K) },
|
2020-03-14 03:42:48 +08:00
|
|
|
{ "w25q128fw", INFO(0xef6018, 0, 64 * 1024, 256,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25q128jv", INFO(0xef7018, 0, 64 * 1024, 256,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
|
|
|
|
SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) },
|
|
|
|
{ "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
|
|
|
|
{ "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
|
|
|
|
{ "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
|
|
|
|
{ "w25q256", INFO(0xef4019, 0, 64 * 1024, 512,
|
2020-04-15 21:48:30 +08:00
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ)
|
|
|
|
.fixups = &w25q256_fixups },
|
2020-03-14 03:42:48 +08:00
|
|
|
{ "w25q256jvm", INFO(0xef7019, 0, 64 * 1024, 512,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
|
|
|
|
{ "w25q256jw", INFO(0xef6019, 0, 64 * 1024, 512,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
|
|
|
|
{ "w25m512jv", INFO(0xef7119, 0, 64 * 1024, 1024,
|
|
|
|
SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_DUAL_READ) },
|
2021-02-08 15:53:03 +08:00
|
|
|
{ "w25q512jvq", INFO(0xef4020, 0, 64 * 1024, 1024,
|
|
|
|
SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
|
2020-03-14 03:42:48 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* winbond_set_4byte_addr_mode() - Set 4-byte address mode for Winbond flashes.
|
|
|
|
* @nor: pointer to 'struct spi_nor'.
|
|
|
|
* @enable: true to enter the 4-byte address mode, false to exit the 4-byte
|
|
|
|
* address mode.
|
|
|
|
*
|
|
|
|
* Return: 0 on success, -errno otherwise.
|
|
|
|
*/
|
|
|
|
static int winbond_set_4byte_addr_mode(struct spi_nor *nor, bool enable)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = spi_nor_set_4byte_addr_mode(nor, enable);
|
|
|
|
if (ret || enable)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On Winbond W25Q256FV, leaving 4byte mode causes the Extended Address
|
|
|
|
* Register to be set to 1, so all 3-byte-address reads come from the
|
|
|
|
* second 16M. We must clear the register to enable normal behavior.
|
|
|
|
*/
|
|
|
|
ret = spi_nor_write_enable(nor);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = spi_nor_write_ear(nor, 0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return spi_nor_write_disable(nor);
|
|
|
|
}
|
|
|
|
|
2021-03-22 07:51:40 +08:00
|
|
|
static const struct spi_nor_otp_ops winbond_otp_ops = {
|
|
|
|
.read = spi_nor_otp_read_secr,
|
|
|
|
.write = spi_nor_otp_write_secr,
|
|
|
|
.lock = spi_nor_otp_lock_sr2,
|
|
|
|
.is_locked = spi_nor_otp_is_locked_sr2,
|
|
|
|
};
|
|
|
|
|
2020-03-14 03:42:48 +08:00
|
|
|
static void winbond_default_init(struct spi_nor *nor)
|
|
|
|
{
|
2020-03-14 03:42:53 +08:00
|
|
|
nor->params->set_4byte_addr_mode = winbond_set_4byte_addr_mode;
|
2021-03-22 07:51:40 +08:00
|
|
|
if (nor->params->otp.org->n_regions)
|
|
|
|
nor->params->otp.ops = &winbond_otp_ops;
|
2020-03-14 03:42:48 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct spi_nor_fixups winbond_fixups = {
|
|
|
|
.default_init = winbond_default_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
const struct spi_nor_manufacturer spi_nor_winbond = {
|
|
|
|
.name = "winbond",
|
|
|
|
.parts = winbond_parts,
|
|
|
|
.nparts = ARRAY_SIZE(winbond_parts),
|
|
|
|
.fixups = &winbond_fixups,
|
|
|
|
};
|