2005-04-17 06:20:36 +08:00
|
|
|
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
|
|
|
|
*/
|
2006-01-02 17:14:23 +08:00
|
|
|
/*
|
2005-06-23 20:46:46 +08:00
|
|
|
*
|
2005-04-17 06:20:36 +08:00
|
|
|
* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
|
|
|
|
* All Rights Reserved.
|
2005-06-23 20:46:46 +08:00
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
* distribute, sub license, and/or sell copies of the Software, and to
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
* the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
* of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
|
|
|
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
|
|
|
|
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
|
|
|
|
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
|
|
|
|
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
2006-01-02 17:14:23 +08:00
|
|
|
*/
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
#include <linux/device.h>
|
2012-10-03 01:01:07 +08:00
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/i915_drm.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include "i915_drv.h"
|
2012-07-02 22:51:02 +08:00
|
|
|
#include "i915_trace.h"
|
2010-09-11 16:19:14 +08:00
|
|
|
#include "intel_drv.h"
|
2005-04-17 06:20:36 +08:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
#include <linux/console.h>
|
2011-08-30 23:04:30 +08:00
|
|
|
#include <linux/module.h>
|
2012-10-03 01:01:07 +08:00
|
|
|
#include <drm/drm_crtc_helper.h>
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
static int i915_modeset __read_mostly = -1;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
module_param_named(modeset, i915_modeset, int, 0400);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(modeset,
|
|
|
|
"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
|
|
|
|
"1=on, -1=force vga console preference [default])");
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_fbpercrtc __always_unused = 0;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2012-11-20 21:50:08 +08:00
|
|
|
int i915_panel_ignore_lid __read_mostly = 1;
|
2011-02-17 21:44:48 +08:00
|
|
|
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(panel_ignore_lid,
|
2012-11-20 21:50:08 +08:00
|
|
|
"Override lid status (0=autodetect, 1=autodetect disabled [default], "
|
|
|
|
"-1=force lid closed, -2=force lid open)");
|
2011-02-17 21:44:48 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_powersave __read_mostly = 1;
|
2010-11-02 17:20:50 +08:00
|
|
|
module_param_named(powersave, i915_powersave, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(powersave,
|
|
|
|
"Enable powersavings, fbc, downclocking, etc. (default: true)");
|
2009-08-18 04:31:43 +08:00
|
|
|
|
2011-12-10 09:16:37 +08:00
|
|
|
int i915_semaphores __read_mostly = -1;
|
2011-03-05 02:48:03 +08:00
|
|
|
module_param_named(semaphores, i915_semaphores, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(semaphores,
|
2011-12-10 09:16:37 +08:00
|
|
|
"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
|
2011-03-05 02:48:03 +08:00
|
|
|
|
2011-11-17 14:24:52 +08:00
|
|
|
int i915_enable_rc6 __read_mostly = -1;
|
2012-04-12 00:39:02 +08:00
|
|
|
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(i915_enable_rc6,
|
2012-03-23 22:57:18 +08:00
|
|
|
"Enable power-saving render C-state 6. "
|
|
|
|
"Different stages can be selected via bitmask values "
|
|
|
|
"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
|
|
|
|
"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
|
|
|
|
"default: -1 (use per-chip default)");
|
2011-02-10 00:15:32 +08:00
|
|
|
|
2011-11-10 01:57:50 +08:00
|
|
|
int i915_enable_fbc __read_mostly = -1;
|
2011-05-06 06:24:21 +08:00
|
|
|
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(i915_enable_fbc,
|
|
|
|
"Enable frame buffer compression for power savings "
|
2011-09-20 12:34:19 +08:00
|
|
|
"(default: -1 (use per-chip default))");
|
2011-05-06 06:24:21 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_lvds_downclock __read_mostly = 0;
|
2010-01-15 04:48:02 +08:00
|
|
|
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(lvds_downclock,
|
|
|
|
"Use panel (LVDS/eDP) downclocking for power savings "
|
|
|
|
"(default: false)");
|
2010-01-15 04:48:02 +08:00
|
|
|
|
2012-03-20 20:07:06 +08:00
|
|
|
int i915_lvds_channel_mode __read_mostly;
|
|
|
|
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
|
|
|
|
MODULE_PARM_DESC(lvds_channel_mode,
|
|
|
|
"Specify LVDS channel mode "
|
|
|
|
"(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
|
|
|
|
|
2011-11-10 01:57:50 +08:00
|
|
|
int i915_panel_use_ssc __read_mostly = -1;
|
2011-01-13 01:04:08 +08:00
|
|
|
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(lvds_use_ssc,
|
|
|
|
"Use Spread Spectrum Clock with panels [LVDS/eDP] "
|
2011-09-27 07:09:45 +08:00
|
|
|
"(default: auto from VBT)");
|
2011-01-13 01:04:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
int i915_vbt_sdvo_panel_type __read_mostly = -1;
|
2011-01-30 00:50:25 +08:00
|
|
|
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(vbt_sdvo_panel_type,
|
2012-03-01 13:44:35 +08:00
|
|
|
"Override/Ignore selection of SDVO panel mode in the VBT "
|
|
|
|
"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
|
2011-01-30 00:50:25 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
static bool i915_try_reset __read_mostly = true;
|
2010-12-23 21:33:15 +08:00
|
|
|
module_param_named(reset, i915_try_reset, bool, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
|
2010-12-23 21:33:15 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
bool i915_enable_hangcheck __read_mostly = true;
|
2011-06-30 01:26:42 +08:00
|
|
|
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(enable_hangcheck,
|
|
|
|
"Periodically check GPU activity for detecting hangs. "
|
|
|
|
"WARNING: Disabling this can cause system wide hangs. "
|
|
|
|
"(default: true)");
|
2011-06-30 01:26:42 +08:00
|
|
|
|
2012-04-02 16:08:35 +08:00
|
|
|
int i915_enable_ppgtt __read_mostly = -1;
|
|
|
|
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
|
2012-02-10 03:53:27 +08:00
|
|
|
MODULE_PARM_DESC(i915_enable_ppgtt,
|
|
|
|
"Enable PPGTT (default: true)");
|
|
|
|
|
2013-07-12 05:45:02 +08:00
|
|
|
int i915_enable_psr __read_mostly = 0;
|
|
|
|
module_param_named(enable_psr, i915_enable_psr, int, 0600);
|
|
|
|
MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
|
|
|
|
|
2013-08-14 07:23:17 +08:00
|
|
|
unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
|
2012-10-16 04:16:23 +08:00
|
|
|
module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
|
|
|
|
MODULE_PARM_DESC(preliminary_hw_support,
|
2013-08-14 07:23:17 +08:00
|
|
|
"Enable preliminary hardware support.");
|
2012-10-16 04:16:23 +08:00
|
|
|
|
2013-07-04 04:12:13 +08:00
|
|
|
int i915_disable_power_well __read_mostly = 1;
|
2013-03-23 01:07:23 +08:00
|
|
|
module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
|
|
|
|
MODULE_PARM_DESC(disable_power_well,
|
2013-07-04 04:12:13 +08:00
|
|
|
"Disable the power well when possible (default: true)");
|
2013-03-23 01:07:23 +08:00
|
|
|
|
2013-06-01 03:33:23 +08:00
|
|
|
int i915_enable_ips __read_mostly = 1;
|
|
|
|
module_param_named(enable_ips, i915_enable_ips, int, 0600);
|
|
|
|
MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
|
|
|
|
|
2013-06-26 06:38:15 +08:00
|
|
|
bool i915_fastboot __read_mostly = 0;
|
|
|
|
module_param_named(fastboot, i915_fastboot, bool, 0600);
|
|
|
|
MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
|
|
|
|
"(default: false)");
|
|
|
|
|
2013-08-20 00:18:12 +08:00
|
|
|
int i915_enable_pc8 __read_mostly = 1;
|
2013-08-20 00:18:09 +08:00
|
|
|
module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
|
2013-08-20 00:18:12 +08:00
|
|
|
MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
|
2013-08-20 00:18:09 +08:00
|
|
|
|
2013-08-20 00:18:11 +08:00
|
|
|
int i915_pc8_timeout __read_mostly = 5000;
|
|
|
|
module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
|
|
|
|
MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
|
|
|
|
|
2013-07-19 13:51:24 +08:00
|
|
|
bool i915_prefault_disable __read_mostly;
|
|
|
|
module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
|
|
|
|
MODULE_PARM_DESC(prefault_disable,
|
|
|
|
"Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
|
|
|
|
|
2009-01-05 05:55:33 +08:00
|
|
|
static struct drm_driver driver;
|
2010-02-23 14:05:24 +08:00
|
|
|
extern int intel_agp_enabled;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i830_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_845g_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 2, .num_pipes = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i85x_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
|
2010-04-16 02:03:30 +08:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i865g_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 2, .num_pipes = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i915g_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i915gm_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .is_mobile = 1, .num_pipes = 2,
|
2009-12-17 04:16:17 +08:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i945g_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i945gm_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
|
2009-12-17 04:16:17 +08:00
|
|
|
.has_hotplug = 1, .cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i965g_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 4, .is_broadwater = 1, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i965gm_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 4, .is_crestline = 1, .num_pipes = 2,
|
2010-12-06 00:49:51 +08:00
|
|
|
.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_g33_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .is_g33 = 1, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_g45_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_gm45_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 4, .is_g4x = 1, .num_pipes = 2,
|
2010-12-06 00:49:51 +08:00
|
|
|
.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_pineview_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_ironlake_d_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 5, .num_pipes = 2,
|
2012-01-05 19:34:29 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_ironlake_m_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 5, .is_mobile = 1, .num_pipes = 2,
|
2010-12-06 00:49:51 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2011-05-06 06:24:21 +08:00
|
|
|
.has_fbc = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_sandybridge_d_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 6, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-09-19 21:40:43 +08:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 18:19:32 +08:00
|
|
|
.has_blt_ring = 1,
|
2012-01-18 00:43:53 +08:00
|
|
|
.has_llc = 1,
|
2012-06-04 17:18:15 +08:00
|
|
|
.has_force_wake = 1,
|
2009-11-03 04:08:22 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_sandybridge_m_info = {
|
2013-03-14 05:05:41 +08:00
|
|
|
.gen = 6, .is_mobile = 1, .num_pipes = 2,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-12-15 15:42:32 +08:00
|
|
|
.has_fbc = 1,
|
2010-09-19 21:40:43 +08:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 18:19:32 +08:00
|
|
|
.has_blt_ring = 1,
|
2012-01-18 00:43:53 +08:00
|
|
|
.has_llc = 1,
|
2012-06-04 17:18:15 +08:00
|
|
|
.has_force_wake = 1,
|
2010-01-08 07:08:18 +08:00
|
|
|
};
|
|
|
|
|
2013-03-16 02:17:54 +08:00
|
|
|
#define GEN7_FEATURES \
|
|
|
|
.gen = 7, .num_pipes = 3, \
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1, \
|
|
|
|
.has_bsd_ring = 1, \
|
|
|
|
.has_blt_ring = 1, \
|
|
|
|
.has_llc = 1, \
|
|
|
|
.has_force_wake = 1
|
|
|
|
|
2011-04-29 05:32:07 +08:00
|
|
|
static const struct intel_device_info intel_ivybridge_d_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_ivybridge = 1,
|
2011-04-29 05:32:07 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_m_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_ivybridge = 1,
|
|
|
|
.is_mobile = 1,
|
2013-05-07 06:37:33 +08:00
|
|
|
.has_fbc = 1,
|
2011-04-29 05:32:07 +08:00
|
|
|
};
|
|
|
|
|
2013-04-06 04:12:45 +08:00
|
|
|
static const struct intel_device_info intel_ivybridge_q_info = {
|
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_ivybridge = 1,
|
|
|
|
.num_pipes = 0, /* legal, last one wins */
|
|
|
|
};
|
|
|
|
|
2012-03-29 04:39:21 +08:00
|
|
|
static const struct intel_device_info intel_valleyview_m_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_mobile = 1,
|
|
|
|
.num_pipes = 2,
|
2012-03-29 04:39:21 +08:00
|
|
|
.is_valleyview = 1,
|
2013-01-24 21:29:56 +08:00
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
2013-04-16 12:48:03 +08:00
|
|
|
.has_llc = 0, /* legal, last one wins */
|
2012-03-29 04:39:21 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_valleyview_d_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.num_pipes = 2,
|
2012-03-29 04:39:21 +08:00
|
|
|
.is_valleyview = 1,
|
2013-01-24 21:29:56 +08:00
|
|
|
.display_mmio_offset = VLV_DISPLAY_BASE,
|
2013-04-16 12:48:03 +08:00
|
|
|
.has_llc = 0, /* legal, last one wins */
|
2012-03-29 04:39:21 +08:00
|
|
|
};
|
|
|
|
|
2012-03-29 23:32:18 +08:00
|
|
|
static const struct intel_device_info intel_haswell_d_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_haswell = 1,
|
2013-04-23 01:40:39 +08:00
|
|
|
.has_ddi = 1,
|
2013-04-23 01:40:41 +08:00
|
|
|
.has_fpga_dbg = 1,
|
2013-05-29 10:22:22 +08:00
|
|
|
.has_vebox_ring = 1,
|
2012-03-29 23:32:18 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_haswell_m_info = {
|
2013-03-16 02:17:54 +08:00
|
|
|
GEN7_FEATURES,
|
|
|
|
.is_haswell = 1,
|
|
|
|
.is_mobile = 1,
|
2013-04-23 01:40:39 +08:00
|
|
|
.has_ddi = 1,
|
2013-04-23 01:40:41 +08:00
|
|
|
.has_fpga_dbg = 1,
|
2013-05-07 06:37:36 +08:00
|
|
|
.has_fbc = 1,
|
2013-05-29 10:22:22 +08:00
|
|
|
.has_vebox_ring = 1,
|
2011-04-29 05:32:07 +08:00
|
|
|
};
|
|
|
|
|
2013-07-27 04:32:51 +08:00
|
|
|
/*
|
|
|
|
* Make sure any device matches here are from most specific to most
|
|
|
|
* general. For example, since the Quanta match is based on the subsystem
|
|
|
|
* and subvendor IDs, we need it to come before the more general IVB
|
|
|
|
* PCI ID matches, otherwise we'll use the wrong info struct above.
|
|
|
|
*/
|
|
|
|
#define INTEL_PCI_IDS \
|
|
|
|
INTEL_I830_IDS(&intel_i830_info), \
|
|
|
|
INTEL_I845G_IDS(&intel_845g_info), \
|
|
|
|
INTEL_I85X_IDS(&intel_i85x_info), \
|
|
|
|
INTEL_I865G_IDS(&intel_i865g_info), \
|
|
|
|
INTEL_I915G_IDS(&intel_i915g_info), \
|
|
|
|
INTEL_I915GM_IDS(&intel_i915gm_info), \
|
|
|
|
INTEL_I945G_IDS(&intel_i945g_info), \
|
|
|
|
INTEL_I945GM_IDS(&intel_i945gm_info), \
|
|
|
|
INTEL_I965G_IDS(&intel_i965g_info), \
|
|
|
|
INTEL_G33_IDS(&intel_g33_info), \
|
|
|
|
INTEL_I965GM_IDS(&intel_i965gm_info), \
|
|
|
|
INTEL_GM45_IDS(&intel_gm45_info), \
|
|
|
|
INTEL_G45_IDS(&intel_g45_info), \
|
|
|
|
INTEL_PINEVIEW_IDS(&intel_pineview_info), \
|
|
|
|
INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
|
|
|
|
INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
|
|
|
|
INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
|
|
|
|
INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
|
|
|
|
INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
|
|
|
|
INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
|
|
|
|
INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
|
|
|
|
INTEL_HSW_D_IDS(&intel_haswell_d_info), \
|
|
|
|
INTEL_HSW_M_IDS(&intel_haswell_m_info), \
|
|
|
|
INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
|
|
|
|
INTEL_VLV_D_IDS(&intel_valleyview_d_info)
|
|
|
|
|
2010-07-06 01:01:47 +08:00
|
|
|
static const struct pci_device_id pciidlist[] = { /* aka */
|
2013-07-27 04:32:51 +08:00
|
|
|
INTEL_PCI_IDS,
|
2009-12-17 04:16:15 +08:00
|
|
|
{0, 0, 0}
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
MODULE_DEVICE_TABLE(pci, pciidlist);
|
|
|
|
#endif
|
|
|
|
|
2011-08-17 03:34:10 +08:00
|
|
|
void intel_detect_pch(struct drm_device *dev)
|
2010-04-07 16:15:53 +08:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct pci_dev *pch;
|
|
|
|
|
2013-04-06 04:12:44 +08:00
|
|
|
/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
|
|
|
|
* (which really amounts to a PCH but no South Display).
|
|
|
|
*/
|
|
|
|
if (INTEL_INFO(dev)->num_pipes == 0) {
|
|
|
|
dev_priv->pch_type = PCH_NOP;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2010-04-07 16:15:53 +08:00
|
|
|
/*
|
|
|
|
* The reason to probe ISA bridge instead of Dev31:Fun0 is to
|
|
|
|
* make graphics device passthrough work easy for VMM, that only
|
|
|
|
* need to expose ISA bridge to let driver know the real hardware
|
|
|
|
* underneath. This is a requirement from virtualization team.
|
2013-06-19 21:10:23 +08:00
|
|
|
*
|
|
|
|
* In some virtualized environments (e.g. XEN), there is irrelevant
|
|
|
|
* ISA bridge in the system. To work reliably, we should scan trhough
|
|
|
|
* all the ISA bridge devices and check for the first match, instead
|
|
|
|
* of only checking the first one.
|
2010-04-07 16:15:53 +08:00
|
|
|
*/
|
|
|
|
pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
|
2013-06-19 21:10:23 +08:00
|
|
|
while (pch) {
|
|
|
|
struct pci_dev *curr = pch;
|
2010-04-07 16:15:53 +08:00
|
|
|
if (pch->vendor == PCI_VENDOR_ID_INTEL) {
|
2012-11-21 01:12:07 +08:00
|
|
|
unsigned short id;
|
2010-04-07 16:15:53 +08:00
|
|
|
id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
|
2012-11-21 01:12:07 +08:00
|
|
|
dev_priv->pch_id = id;
|
2010-04-07 16:15:53 +08:00
|
|
|
|
2011-04-29 05:48:02 +08:00
|
|
|
if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_IBX;
|
|
|
|
DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
|
2012-11-01 05:52:27 +08:00
|
|
|
WARN_ON(!IS_GEN5(dev));
|
2011-04-29 05:48:02 +08:00
|
|
|
} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
|
2010-04-07 16:15:53 +08:00
|
|
|
dev_priv->pch_type = PCH_CPT;
|
|
|
|
DRM_DEBUG_KMS("Found CougarPoint PCH\n");
|
2012-11-01 05:52:27 +08:00
|
|
|
WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
|
2011-04-08 03:33:56 +08:00
|
|
|
} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
|
|
|
|
/* PantherPoint is CPT compatible */
|
|
|
|
dev_priv->pch_type = PCH_CPT;
|
|
|
|
DRM_DEBUG_KMS("Found PatherPoint PCH\n");
|
2012-11-01 05:52:27 +08:00
|
|
|
WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
|
2012-03-29 23:32:20 +08:00
|
|
|
} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_LPT;
|
|
|
|
DRM_DEBUG_KMS("Found LynxPoint PCH\n");
|
2012-11-01 05:52:27 +08:00
|
|
|
WARN_ON(!IS_HASWELL(dev));
|
2013-04-13 05:16:54 +08:00
|
|
|
WARN_ON(IS_ULT(dev));
|
2012-11-13 04:54:13 +08:00
|
|
|
} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_LPT;
|
|
|
|
DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
|
|
|
|
WARN_ON(!IS_HASWELL(dev));
|
2013-04-13 05:16:54 +08:00
|
|
|
WARN_ON(!IS_ULT(dev));
|
2013-06-19 21:10:23 +08:00
|
|
|
} else {
|
|
|
|
goto check_next;
|
2010-04-07 16:15:53 +08:00
|
|
|
}
|
2013-06-19 21:10:23 +08:00
|
|
|
pci_dev_put(pch);
|
|
|
|
break;
|
2010-04-07 16:15:53 +08:00
|
|
|
}
|
2013-06-19 21:10:23 +08:00
|
|
|
check_next:
|
|
|
|
pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
|
|
|
|
pci_dev_put(curr);
|
2010-04-07 16:15:53 +08:00
|
|
|
}
|
2013-06-19 21:10:23 +08:00
|
|
|
if (!pch)
|
|
|
|
DRM_DEBUG_KMS("No PCH found?\n");
|
2010-04-07 16:15:53 +08:00
|
|
|
}
|
|
|
|
|
2012-04-06 05:47:36 +08:00
|
|
|
bool i915_semaphore_is_enabled(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
if (INTEL_INFO(dev)->gen < 6)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (i915_semaphores >= 0)
|
|
|
|
return i915_semaphores;
|
|
|
|
|
2012-04-03 02:48:43 +08:00
|
|
|
#ifdef CONFIG_INTEL_IOMMU
|
2012-04-06 05:47:36 +08:00
|
|
|
/* Enable semaphores on SNB when IO remapping is off */
|
2012-04-03 02:48:43 +08:00
|
|
|
if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
|
|
|
|
return false;
|
|
|
|
#endif
|
2012-04-06 05:47:36 +08:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_drm_freeze(struct drm_device *dev)
|
2007-11-22 12:14:14 +08:00
|
|
|
{
|
2010-02-19 06:06:27 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2013-03-27 00:25:45 +08:00
|
|
|
struct drm_crtc *crtc;
|
2010-02-19 06:06:27 +08:00
|
|
|
|
i915: ignore lid open event when resuming
i915 driver needs to do modeset when
1. system resumes from sleep
2. lid is opened
In PM_SUSPEND_MEM state, all the GPEs are cleared when system resumes,
thus it is the i915_resume code does the modeset rather than intel_lid_notify().
But in PM_SUSPEND_FREEZE state, this will be broken because
system is still responsive to the lid events.
1. When we close the lid in Freeze state, intel_lid_notify() sets modeset_on_lid.
2. When we reopen the lid, intel_lid_notify() will do a modeset,
before the system is resumed.
here is the error log,
[92146.548074] WARNING: at drivers/gpu/drm/i915/intel_display.c:1028 intel_wait_for_pipe_off+0x184/0x190 [i915]()
[92146.548076] Hardware name: VGN-Z540N
[92146.548078] pipe_off wait timed out
[92146.548167] Modules linked in: hid_generic usbhid hid snd_hda_codec_realtek snd_hda_intel snd_hda_codec parport_pc snd_hwdep ppdev snd_pcm_oss i915 snd_mixer_oss snd_pcm arc4 iwldvm snd_seq_dummy mac80211 snd_seq_oss snd_seq_midi fbcon tileblit font bitblit softcursor drm_kms_helper snd_rawmidi snd_seq_midi_event coretemp drm snd_seq kvm btusb bluetooth snd_timer iwlwifi pcmcia tpm_infineon i2c_algo_bit joydev snd_seq_device intel_agp cfg80211 snd intel_gtt yenta_socket pcmcia_rsrc sony_laptop agpgart microcode psmouse tpm_tis serio_raw mxm_wmi soundcore snd_page_alloc tpm acpi_cpufreq lpc_ich pcmcia_core tpm_bios mperf processor lp parport firewire_ohci firewire_core crc_itu_t sdhci_pci sdhci thermal e1000e
[92146.548173] Pid: 4304, comm: kworker/0:0 Tainted: G W 3.8.0-rc3-s0i3-v3-test+ #9
[92146.548175] Call Trace:
[92146.548189] [<c10378e2>] warn_slowpath_common+0x72/0xa0
[92146.548227] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548263] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548270] [<c10379b3>] warn_slowpath_fmt+0x33/0x40
[92146.548307] [<f86398b4>] intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548344] [<f86399c2>] intel_disable_pipe+0x102/0x190 [i915]
[92146.548380] [<f8639ea4>] ? intel_disable_plane+0x64/0x80 [i915]
[92146.548417] [<f8639f7c>] i9xx_crtc_disable+0xbc/0x150 [i915]
[92146.548456] [<f863ebee>] intel_crtc_update_dpms+0x5e/0x90 [i915]
[92146.548493] [<f86437cf>] intel_modeset_setup_hw_state+0x42f/0x8f0 [i915]
[92146.548535] [<f8645b0b>] intel_lid_notify+0x9b/0xc0 [i915]
[92146.548543] [<c15610d3>] notifier_call_chain+0x43/0x60
[92146.548550] [<c105d1e1>] __blocking_notifier_call_chain+0x41/0x80
[92146.548556] [<c105d23f>] blocking_notifier_call_chain+0x1f/0x30
[92146.548563] [<c131a684>] acpi_lid_send_state+0x78/0xa4
[92146.548569] [<c131aa9e>] acpi_button_notify+0x3b/0xf1
[92146.548577] [<c12df56a>] ? acpi_os_execute+0x17/0x19
[92146.548582] [<c12e591a>] ? acpi_ec_sync_query+0xa5/0xbc
[92146.548589] [<c12e2b82>] acpi_device_notify+0x16/0x18
[92146.548595] [<c12f4904>] acpi_ev_notify_dispatch+0x38/0x4f
[92146.548600] [<c12df0e8>] acpi_os_execute_deferred+0x20/0x2b
[92146.548607] [<c1051208>] process_one_work+0x128/0x3f0
[92146.548613] [<c1564f73>] ? common_interrupt+0x33/0x38
[92146.548618] [<c104f8c0>] ? wake_up_worker+0x30/0x30
[92146.548624] [<c12df0c8>] ? acpi_os_wait_events_complete+0x1e/0x1e
[92146.548629] [<c10524f9>] worker_thread+0x119/0x3b0
[92146.548634] [<c10523e0>] ? manage_workers+0x240/0x240
[92146.548640] [<c1056e84>] kthread+0x94/0xa0
[92146.548647] [<c1060000>] ? ftrace_raw_output_sched_stat_runtime+0x70/0xf0
[92146.548652] [<c15649b7>] ret_from_kernel_thread+0x1b/0x28
[92146.548658] [<c1056df0>] ? kthread_create_on_node+0xc0/0xc0
three different modeset flags are introduced in this patch
MODESET_ON_LID_OPEN: do modeset on next lid open event
MODESET_DONE: modeset already done
MODESET_SUSPENDED: suspended, only do modeset when system is resumed
In this way,
1. when lid is closed, MODESET_ON_LID_OPEN is set so that
we'll do modeset on next lid open event.
2. when lid is opened, MODESET_DONE is set
so that duplicate lid open events will be ignored.
3. when system suspends, MODESET_SUSPENDED is set.
In this case, we will not do modeset on any lid events.
Plus, locking mechanism is also introduced to avoid racing.
Signed-off-by: Zhang Rui <rui.zhang@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-02-05 15:41:53 +08:00
|
|
|
/* ignore lid events during suspend */
|
|
|
|
mutex_lock(&dev_priv->modeset_restore_lock);
|
|
|
|
dev_priv->modeset_restore = MODESET_SUSPENDED;
|
|
|
|
mutex_unlock(&dev_priv->modeset_restore_lock);
|
|
|
|
|
2013-08-20 00:18:09 +08:00
|
|
|
/* We do a lot of poking in a lot of registers, make sure they work
|
|
|
|
* properly. */
|
|
|
|
hsw_disable_package_c8(dev_priv);
|
2013-01-26 02:59:15 +08:00
|
|
|
intel_set_power_well(dev, true);
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
drm_kms_helper_poll_disable(dev);
|
|
|
|
|
2007-11-22 12:14:14 +08:00
|
|
|
pci_save_state(dev->pdev);
|
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
/* If KMS is active, we do the leavevt stuff here */
|
2009-02-24 07:41:09 +08:00
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
2013-07-09 22:51:37 +08:00
|
|
|
int error;
|
|
|
|
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
error = i915_gem_idle(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2010-02-08 04:48:24 +08:00
|
|
|
if (error) {
|
2009-02-24 07:41:09 +08:00
|
|
|
dev_err(&dev->pdev->dev,
|
2010-02-08 04:48:24 +08:00
|
|
|
"GEM idle failed, resume might fail\n");
|
|
|
|
return error;
|
|
|
|
}
|
2012-07-27 01:21:47 +08:00
|
|
|
|
2012-11-03 02:14:00 +08:00
|
|
|
cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
|
|
|
|
|
2009-02-24 07:41:09 +08:00
|
|
|
drm_irq_uninstall(dev);
|
2013-03-05 16:50:58 +08:00
|
|
|
dev_priv->enable_hotplug_processing = false;
|
2013-03-27 00:25:45 +08:00
|
|
|
/*
|
|
|
|
* Disable CRTCs directly since we want to preserve sw state
|
|
|
|
* for _thaw.
|
|
|
|
*/
|
|
|
|
list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
|
|
|
|
dev_priv->display.crtc_disable(crtc);
|
2013-04-17 19:04:50 +08:00
|
|
|
|
|
|
|
intel_modeset_suspend_hw(dev);
|
2009-02-18 07:13:31 +08:00
|
|
|
}
|
|
|
|
|
2009-06-23 09:05:12 +08:00
|
|
|
i915_save_state(dev);
|
|
|
|
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_fini(dev);
|
2008-08-06 02:37:25 +08:00
|
|
|
|
2012-03-28 17:48:49 +08:00
|
|
|
console_lock();
|
2013-06-10 22:48:09 +08:00
|
|
|
intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
|
2012-03-28 17:48:49 +08:00
|
|
|
console_unlock();
|
|
|
|
|
2010-02-19 06:06:27 +08:00
|
|
|
return 0;
|
2010-02-08 04:48:24 +08:00
|
|
|
}
|
|
|
|
|
2010-02-01 13:38:10 +08:00
|
|
|
int i915_suspend(struct drm_device *dev, pm_message_t state)
|
2010-02-08 04:48:24 +08:00
|
|
|
{
|
|
|
|
int error;
|
|
|
|
|
|
|
|
if (!dev || !dev->dev_private) {
|
|
|
|
DRM_ERROR("dev: %p\n", dev);
|
|
|
|
DRM_ERROR("DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (state.event == PM_EVENT_PRETHAW)
|
|
|
|
return 0;
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
|
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
2010-09-08 16:45:11 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
error = i915_drm_freeze(dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
|
|
|
|
2008-02-20 08:02:20 +08:00
|
|
|
if (state.event == PM_EVENT_SUSPEND) {
|
|
|
|
/* Shut down the device */
|
|
|
|
pci_disable_device(dev->pdev);
|
|
|
|
pci_set_power_state(dev->pdev, PCI_D3hot);
|
|
|
|
}
|
2007-11-22 12:14:14 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-03 02:13:59 +08:00
|
|
|
void intel_console_resume(struct work_struct *work)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv =
|
|
|
|
container_of(work, struct drm_i915_private,
|
|
|
|
console_resume_work);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
console_lock();
|
2013-06-10 22:48:09 +08:00
|
|
|
intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
|
2012-11-03 02:13:59 +08:00
|
|
|
console_unlock();
|
|
|
|
}
|
|
|
|
|
2013-03-27 00:25:46 +08:00
|
|
|
static void intel_resume_hotplug(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_mode_config *mode_config = &dev->mode_config;
|
|
|
|
struct intel_encoder *encoder;
|
|
|
|
|
|
|
|
mutex_lock(&mode_config->mutex);
|
|
|
|
DRM_DEBUG_KMS("running encoder hotplug functions\n");
|
|
|
|
|
|
|
|
list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
|
|
|
|
if (encoder->hot_plug)
|
|
|
|
encoder->hot_plug(encoder);
|
|
|
|
|
|
|
|
mutex_unlock(&mode_config->mutex);
|
|
|
|
|
|
|
|
/* Just fire off a uevent and let userspace tell us what to do */
|
|
|
|
drm_helper_hpd_irq_event(dev);
|
|
|
|
}
|
|
|
|
|
2013-09-13 05:06:43 +08:00
|
|
|
static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
|
2007-11-22 12:14:14 +08:00
|
|
|
{
|
2009-02-18 07:13:31 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2010-02-08 04:48:24 +08:00
|
|
|
int error = 0;
|
2008-08-06 02:37:25 +08:00
|
|
|
|
2013-09-16 22:38:36 +08:00
|
|
|
intel_uncore_early_sanitize(dev);
|
|
|
|
|
2013-09-13 05:06:43 +08:00
|
|
|
intel_uncore_sanitize(dev);
|
|
|
|
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET) &&
|
|
|
|
restore_gtt_mappings) {
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
i915_gem_restore_gtt_mappings(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
}
|
|
|
|
|
2013-09-16 22:38:35 +08:00
|
|
|
intel_init_power_well(dev);
|
|
|
|
|
2010-02-19 06:06:27 +08:00
|
|
|
i915_restore_state(dev);
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_setup(dev);
|
2010-02-19 06:06:27 +08:00
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
/* KMS EnterVT equivalent */
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
2012-12-01 22:04:25 +08:00
|
|
|
intel_init_pch_refclk(dev);
|
2012-05-09 18:56:28 +08:00
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
|
2012-02-02 16:58:12 +08:00
|
|
|
error = i915_gem_init_hw(dev);
|
2009-02-18 07:13:31 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2009-02-24 07:41:09 +08:00
|
|
|
|
2013-03-05 16:50:58 +08:00
|
|
|
/* We need working interrupts for modeset enabling ... */
|
|
|
|
drm_irq_install(dev);
|
|
|
|
|
2012-05-09 18:56:28 +08:00
|
|
|
intel_modeset_init_hw(dev);
|
2013-03-27 00:25:45 +08:00
|
|
|
|
|
|
|
drm_modeset_lock_all(dev);
|
|
|
|
intel_modeset_setup_hw_state(dev, true);
|
|
|
|
drm_modeset_unlock_all(dev);
|
2013-03-05 16:50:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* ... but also need to make sure that hotplug processing
|
|
|
|
* doesn't cause havoc. Like in the driver load code we don't
|
|
|
|
* bother with the tiny race here where we might loose hotplug
|
|
|
|
* notifications.
|
|
|
|
* */
|
2012-12-11 21:05:07 +08:00
|
|
|
intel_hpd_init(dev);
|
2013-03-05 16:50:58 +08:00
|
|
|
dev_priv->enable_hotplug_processing = true;
|
2013-03-27 00:25:46 +08:00
|
|
|
/* Config may have changed between suspend and resume */
|
|
|
|
intel_resume_hotplug(dev);
|
2011-01-06 04:01:26 +08:00
|
|
|
}
|
2011-01-06 04:01:25 +08:00
|
|
|
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_init(dev);
|
|
|
|
|
2012-11-03 02:13:59 +08:00
|
|
|
/*
|
|
|
|
* The console lock can be pretty contented on resume due
|
|
|
|
* to all the printk activity. Try to keep it out of the hot
|
|
|
|
* path of resume if possible.
|
|
|
|
*/
|
|
|
|
if (console_trylock()) {
|
2013-06-10 22:48:09 +08:00
|
|
|
intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
|
2012-11-03 02:13:59 +08:00
|
|
|
console_unlock();
|
|
|
|
} else {
|
|
|
|
schedule_work(&dev_priv->console_resume_work);
|
|
|
|
}
|
|
|
|
|
2013-08-20 00:18:09 +08:00
|
|
|
/* Undo what we did at i915_drm_freeze so the refcount goes back to the
|
|
|
|
* expected level. */
|
|
|
|
hsw_enable_package_c8(dev_priv);
|
|
|
|
|
i915: ignore lid open event when resuming
i915 driver needs to do modeset when
1. system resumes from sleep
2. lid is opened
In PM_SUSPEND_MEM state, all the GPEs are cleared when system resumes,
thus it is the i915_resume code does the modeset rather than intel_lid_notify().
But in PM_SUSPEND_FREEZE state, this will be broken because
system is still responsive to the lid events.
1. When we close the lid in Freeze state, intel_lid_notify() sets modeset_on_lid.
2. When we reopen the lid, intel_lid_notify() will do a modeset,
before the system is resumed.
here is the error log,
[92146.548074] WARNING: at drivers/gpu/drm/i915/intel_display.c:1028 intel_wait_for_pipe_off+0x184/0x190 [i915]()
[92146.548076] Hardware name: VGN-Z540N
[92146.548078] pipe_off wait timed out
[92146.548167] Modules linked in: hid_generic usbhid hid snd_hda_codec_realtek snd_hda_intel snd_hda_codec parport_pc snd_hwdep ppdev snd_pcm_oss i915 snd_mixer_oss snd_pcm arc4 iwldvm snd_seq_dummy mac80211 snd_seq_oss snd_seq_midi fbcon tileblit font bitblit softcursor drm_kms_helper snd_rawmidi snd_seq_midi_event coretemp drm snd_seq kvm btusb bluetooth snd_timer iwlwifi pcmcia tpm_infineon i2c_algo_bit joydev snd_seq_device intel_agp cfg80211 snd intel_gtt yenta_socket pcmcia_rsrc sony_laptop agpgart microcode psmouse tpm_tis serio_raw mxm_wmi soundcore snd_page_alloc tpm acpi_cpufreq lpc_ich pcmcia_core tpm_bios mperf processor lp parport firewire_ohci firewire_core crc_itu_t sdhci_pci sdhci thermal e1000e
[92146.548173] Pid: 4304, comm: kworker/0:0 Tainted: G W 3.8.0-rc3-s0i3-v3-test+ #9
[92146.548175] Call Trace:
[92146.548189] [<c10378e2>] warn_slowpath_common+0x72/0xa0
[92146.548227] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548263] [<f86398b4>] ? intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548270] [<c10379b3>] warn_slowpath_fmt+0x33/0x40
[92146.548307] [<f86398b4>] intel_wait_for_pipe_off+0x184/0x190 [i915]
[92146.548344] [<f86399c2>] intel_disable_pipe+0x102/0x190 [i915]
[92146.548380] [<f8639ea4>] ? intel_disable_plane+0x64/0x80 [i915]
[92146.548417] [<f8639f7c>] i9xx_crtc_disable+0xbc/0x150 [i915]
[92146.548456] [<f863ebee>] intel_crtc_update_dpms+0x5e/0x90 [i915]
[92146.548493] [<f86437cf>] intel_modeset_setup_hw_state+0x42f/0x8f0 [i915]
[92146.548535] [<f8645b0b>] intel_lid_notify+0x9b/0xc0 [i915]
[92146.548543] [<c15610d3>] notifier_call_chain+0x43/0x60
[92146.548550] [<c105d1e1>] __blocking_notifier_call_chain+0x41/0x80
[92146.548556] [<c105d23f>] blocking_notifier_call_chain+0x1f/0x30
[92146.548563] [<c131a684>] acpi_lid_send_state+0x78/0xa4
[92146.548569] [<c131aa9e>] acpi_button_notify+0x3b/0xf1
[92146.548577] [<c12df56a>] ? acpi_os_execute+0x17/0x19
[92146.548582] [<c12e591a>] ? acpi_ec_sync_query+0xa5/0xbc
[92146.548589] [<c12e2b82>] acpi_device_notify+0x16/0x18
[92146.548595] [<c12f4904>] acpi_ev_notify_dispatch+0x38/0x4f
[92146.548600] [<c12df0e8>] acpi_os_execute_deferred+0x20/0x2b
[92146.548607] [<c1051208>] process_one_work+0x128/0x3f0
[92146.548613] [<c1564f73>] ? common_interrupt+0x33/0x38
[92146.548618] [<c104f8c0>] ? wake_up_worker+0x30/0x30
[92146.548624] [<c12df0c8>] ? acpi_os_wait_events_complete+0x1e/0x1e
[92146.548629] [<c10524f9>] worker_thread+0x119/0x3b0
[92146.548634] [<c10523e0>] ? manage_workers+0x240/0x240
[92146.548640] [<c1056e84>] kthread+0x94/0xa0
[92146.548647] [<c1060000>] ? ftrace_raw_output_sched_stat_runtime+0x70/0xf0
[92146.548652] [<c15649b7>] ret_from_kernel_thread+0x1b/0x28
[92146.548658] [<c1056df0>] ? kthread_create_on_node+0xc0/0xc0
three different modeset flags are introduced in this patch
MODESET_ON_LID_OPEN: do modeset on next lid open event
MODESET_DONE: modeset already done
MODESET_SUSPENDED: suspended, only do modeset when system is resumed
In this way,
1. when lid is closed, MODESET_ON_LID_OPEN is set so that
we'll do modeset on next lid open event.
2. when lid is opened, MODESET_DONE is set
so that duplicate lid open events will be ignored.
3. when system suspends, MODESET_SUSPENDED is set.
In this case, we will not do modeset on any lid events.
Plus, locking mechanism is also introduced to avoid racing.
Signed-off-by: Zhang Rui <rui.zhang@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2013-02-05 15:41:53 +08:00
|
|
|
mutex_lock(&dev_priv->modeset_restore_lock);
|
|
|
|
dev_priv->modeset_restore = MODESET_DONE;
|
|
|
|
mutex_unlock(&dev_priv->modeset_restore_lock);
|
2010-02-08 04:48:24 +08:00
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
2012-11-03 02:14:02 +08:00
|
|
|
static int i915_drm_thaw(struct drm_device *dev)
|
|
|
|
{
|
2013-09-13 05:06:43 +08:00
|
|
|
return __i915_drm_thaw(dev, true);
|
2010-02-08 04:48:24 +08:00
|
|
|
}
|
|
|
|
|
2010-02-01 13:38:10 +08:00
|
|
|
int i915_resume(struct drm_device *dev)
|
2010-02-08 04:48:24 +08:00
|
|
|
{
|
2012-11-03 02:14:02 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2010-09-08 16:45:11 +08:00
|
|
|
int ret;
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
if (pci_enable_device(dev->pdev))
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
pci_set_master(dev->pdev);
|
|
|
|
|
2012-11-03 02:14:02 +08:00
|
|
|
/*
|
|
|
|
* Platforms with opregion should have sane BIOS, older ones (gen3 and
|
2013-09-13 05:06:43 +08:00
|
|
|
* earlier) need to restore the GTT mappings since the BIOS might clear
|
|
|
|
* all our scratch PTEs.
|
2012-11-03 02:14:02 +08:00
|
|
|
*/
|
2013-09-13 05:06:43 +08:00
|
|
|
ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
|
2010-09-08 16:45:11 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
drm_kms_helper_poll_enable(dev);
|
|
|
|
return 0;
|
2007-11-22 12:14:14 +08:00
|
|
|
}
|
|
|
|
|
2009-09-15 05:48:45 +08:00
|
|
|
/**
|
2011-11-29 02:15:17 +08:00
|
|
|
* i915_reset - reset chip after a hang
|
2009-09-15 05:48:45 +08:00
|
|
|
* @dev: drm device to reset
|
|
|
|
*
|
|
|
|
* Reset the chip. Useful if a hang is detected. Returns zero on successful
|
|
|
|
* reset or otherwise an error code.
|
|
|
|
*
|
|
|
|
* Procedure is fairly simple:
|
|
|
|
* - reset the chip using the reset reg
|
|
|
|
* - re-init context state
|
|
|
|
* - re-init hardware status page
|
|
|
|
* - re-init ring buffer
|
|
|
|
* - re-init interrupt state
|
|
|
|
* - re-init display
|
|
|
|
*/
|
2012-04-27 21:17:44 +08:00
|
|
|
int i915_reset(struct drm_device *dev)
|
2009-09-15 05:48:45 +08:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2013-05-28 17:38:44 +08:00
|
|
|
bool simulated;
|
2010-09-11 18:17:19 +08:00
|
|
|
int ret;
|
2009-09-15 05:48:45 +08:00
|
|
|
|
2010-12-23 21:33:15 +08:00
|
|
|
if (!i915_try_reset)
|
|
|
|
return 0;
|
|
|
|
|
2012-07-05 04:18:39 +08:00
|
|
|
mutex_lock(&dev->struct_mutex);
|
2009-09-15 05:48:45 +08:00
|
|
|
|
2010-09-30 23:53:18 +08:00
|
|
|
i915_gem_reset(dev);
|
2010-09-19 19:31:36 +08:00
|
|
|
|
2013-05-28 17:38:44 +08:00
|
|
|
simulated = dev_priv->gpu_error.stop_rings != 0;
|
|
|
|
|
2013-08-30 21:19:28 +08:00
|
|
|
ret = intel_gpu_reset(dev);
|
|
|
|
|
|
|
|
/* Also reset the gpu hangman. */
|
|
|
|
if (simulated) {
|
|
|
|
DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
|
|
|
|
dev_priv->gpu_error.stop_rings = 0;
|
|
|
|
if (ret == -ENODEV) {
|
|
|
|
DRM_ERROR("Reset not implemented, but ignoring "
|
|
|
|
"error for simulated gpu hangs\n");
|
|
|
|
ret = 0;
|
|
|
|
}
|
2013-05-28 17:38:44 +08:00
|
|
|
}
|
2013-08-30 21:19:28 +08:00
|
|
|
|
2010-09-11 18:17:19 +08:00
|
|
|
if (ret) {
|
2010-09-19 19:38:26 +08:00
|
|
|
DRM_ERROR("Failed to reset chip.\n");
|
2010-05-17 21:23:52 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2010-09-19 19:38:26 +08:00
|
|
|
return ret;
|
2009-09-15 05:48:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Ok, now get things going again... */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everything depends on having the GTT running, so we need to start
|
|
|
|
* there. Fortunately we don't need to do this unless we reset the
|
|
|
|
* chip at a PCI level.
|
|
|
|
*
|
|
|
|
* Next we need to restore the context, but we don't use those
|
|
|
|
* yet either...
|
|
|
|
*
|
|
|
|
* Ring buffer needs to be re-initialized in the KMS case, or if X
|
|
|
|
* was running at the time of the reset (i.e. we weren't VT
|
|
|
|
* switched away).
|
|
|
|
*/
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET) ||
|
2013-07-09 22:51:37 +08:00
|
|
|
!dev_priv->ums.mm_suspended) {
|
2012-05-11 21:29:30 +08:00
|
|
|
struct intel_ring_buffer *ring;
|
|
|
|
int i;
|
|
|
|
|
2013-07-09 22:51:37 +08:00
|
|
|
dev_priv->ums.mm_suspended = 0;
|
2010-11-18 09:31:13 +08:00
|
|
|
|
2012-02-02 16:58:12 +08:00
|
|
|
i915_gem_init_swizzling(dev);
|
|
|
|
|
2012-05-11 21:29:30 +08:00
|
|
|
for_each_ring(ring, dev_priv, i)
|
|
|
|
ring->init(ring);
|
2010-11-18 09:31:13 +08:00
|
|
|
|
drm/i915: preliminary context support
Very basic code for context setup/destruction in the driver.
Adds the file i915_gem_context.c This file implements HW context
support. On gen5+ a HW context consists of an opaque GPU object which is
referenced at times of context saves and restores. With RC6 enabled,
the context is also referenced as the GPU enters and exists from RC6
(GPU has it's own internal power context, except on gen5). Though
something like a context does exist for the media ring, the code only
supports contexts for the render ring.
In software, there is a distinction between contexts created by the
user, and the default HW context. The default HW context is used by GPU
clients that do not request setup of their own hardware context. The
default context's state is never restored to help prevent programming
errors. This would happen if a client ran and piggy-backed off another
clients GPU state. The default context only exists to give the GPU some
offset to load as the current to invoke a save of the context we
actually care about. In fact, the code could likely be constructed,
albeit in a more complicated fashion, to never use the default context,
though that limits the driver's ability to swap out, and/or destroy
other contexts.
All other contexts are created as a request by the GPU client. These
contexts store GPU state, and thus allow GPU clients to not re-emit
state (and potentially query certain state) at any time. The kernel
driver makes certain that the appropriate commands are inserted.
There are 4 entry points into the contexts, init, fini, open, close.
The names are self-explanatory except that init can be called during
reset, and also during pm thaw/resume. As we expect our context to be
preserved across these events, we do not reinitialize in this case.
As Adam Jackson pointed out, The cutoff of 1MB where a HW context is
considered too big is arbitrary. The reason for this is even though
context sizes are increasing with every generation, they have yet to
eclipse even 32k. If we somehow read back way more than that, it
probably means BIOS has done something strange, or we're running on a
platform that wasn't designed for this.
v2: rename load/unload to init/fini (daniel)
remove ILK support for get_size() (indirectly daniel)
add HAS_HW_CONTEXTS macro to clarify supported platforms (daniel)
added comments (Ben)
Signed-off-by: Ben Widawsky <ben@bwidawsk.net>
2012-06-05 05:42:42 +08:00
|
|
|
i915_gem_context_init(dev);
|
2013-04-09 09:43:56 +08:00
|
|
|
if (dev_priv->mm.aliasing_ppgtt) {
|
|
|
|
ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
|
|
|
|
if (ret)
|
|
|
|
i915_gem_cleanup_aliasing_ppgtt(dev);
|
|
|
|
}
|
2012-02-10 03:53:27 +08:00
|
|
|
|
2012-06-20 00:40:00 +08:00
|
|
|
/*
|
|
|
|
* It would make sense to re-init all the other hw state, at
|
|
|
|
* least the rps/rc6/emon init done within modeset_init_hw. For
|
|
|
|
* some unknown reason, this blows up my ilk, so don't.
|
|
|
|
*/
|
2012-04-10 21:50:11 +08:00
|
|
|
|
2012-06-20 00:40:00 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2012-04-10 21:50:11 +08:00
|
|
|
|
2009-09-15 05:48:45 +08:00
|
|
|
drm_irq_uninstall(dev);
|
|
|
|
drm_irq_install(dev);
|
2012-12-11 21:05:07 +08:00
|
|
|
intel_hpd_init(dev);
|
2012-04-27 21:17:41 +08:00
|
|
|
} else {
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2009-09-15 05:48:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-12-22 07:09:25 +08:00
|
|
|
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
2009-01-05 05:55:33 +08:00
|
|
|
{
|
2012-06-25 21:58:49 +08:00
|
|
|
struct intel_device_info *intel_info =
|
|
|
|
(struct intel_device_info *) ent->driver_data;
|
|
|
|
|
2013-08-24 07:00:07 +08:00
|
|
|
if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
|
|
|
|
DRM_INFO("This hardware requires preliminary hardware support.\n"
|
|
|
|
"See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2011-02-02 03:43:02 +08:00
|
|
|
/* Only bind to function 0 of the device. Early generations
|
|
|
|
* used function 1 as a placeholder for multi-head. This causes
|
|
|
|
* us confusion instead, especially on the systems where both
|
|
|
|
* functions have the same PCI-ID!
|
|
|
|
*/
|
|
|
|
if (PCI_FUNC(pdev->devfn))
|
|
|
|
return -ENODEV;
|
|
|
|
|
2012-06-25 21:58:49 +08:00
|
|
|
/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
|
|
|
|
* implementation for gen3 (and only gen3) that used legacy drm maps
|
|
|
|
* (gasp!) to share buffers between X and the client. Hence we need to
|
|
|
|
* keep around the fake agp stuff for gen3, even when kms is enabled. */
|
|
|
|
if (intel_info->gen != 3) {
|
|
|
|
driver.driver_features &=
|
|
|
|
~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
|
|
|
|
} else if (!intel_agp_enabled) {
|
|
|
|
DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2010-05-28 03:40:25 +08:00
|
|
|
return drm_get_pci_dev(pdev, ent, &driver);
|
2009-01-05 05:55:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
i915_pci_remove(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
drm_put_dev(dev);
|
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_suspend(struct device *dev)
|
2009-01-05 05:55:33 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
int error;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
error = i915_drm_freeze(drm_dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
pci_disable_device(pdev);
|
|
|
|
pci_set_power_state(pdev, PCI_D3hot);
|
2009-12-16 13:36:10 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
return 0;
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_resume(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_resume(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_freeze(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_thaw(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_drm_thaw(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_poweroff(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
2010-02-19 06:06:27 +08:00
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-06-06 22:40:20 +08:00
|
|
|
static const struct dev_pm_ops i915_pm_ops = {
|
2011-08-17 03:34:10 +08:00
|
|
|
.suspend = i915_pm_suspend,
|
|
|
|
.resume = i915_pm_resume,
|
|
|
|
.freeze = i915_pm_freeze,
|
|
|
|
.thaw = i915_pm_thaw,
|
|
|
|
.poweroff = i915_pm_poweroff,
|
|
|
|
.restore = i915_pm_resume,
|
2009-12-16 13:36:10 +08:00
|
|
|
};
|
|
|
|
|
2012-05-17 19:27:22 +08:00
|
|
|
static const struct vm_operations_struct i915_gem_vm_ops = {
|
2008-11-13 02:03:55 +08:00
|
|
|
.fault = i915_gem_fault,
|
2009-02-12 06:01:46 +08:00
|
|
|
.open = drm_gem_vm_open,
|
|
|
|
.close = drm_gem_vm_close,
|
2008-11-13 02:03:55 +08:00
|
|
|
};
|
|
|
|
|
2011-10-31 22:28:57 +08:00
|
|
|
static const struct file_operations i915_driver_fops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.open = drm_open,
|
|
|
|
.release = drm_release,
|
|
|
|
.unlocked_ioctl = drm_ioctl,
|
|
|
|
.mmap = drm_gem_mmap,
|
|
|
|
.poll = drm_poll,
|
|
|
|
.read = drm_read,
|
|
|
|
#ifdef CONFIG_COMPAT
|
|
|
|
.compat_ioctl = i915_compat_ioctl,
|
|
|
|
#endif
|
|
|
|
.llseek = noop_llseek,
|
|
|
|
};
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static struct drm_driver driver = {
|
2011-08-26 01:55:54 +08:00
|
|
|
/* Don't use MTRRs here; the Xserver or userspace app should
|
|
|
|
* deal with them for Intel hardware.
|
2005-11-11 20:30:27 +08:00
|
|
|
*/
|
2008-07-31 03:06:12 +08:00
|
|
|
.driver_features =
|
drm: rip out drm_core_has_MTRR checks
The new arch_phys_wc_add/del functions do the right thing both with
and without MTRR support in the kernel. So we can drop these
additional checks.
David Herrmann suggest to also kill the DRIVER_USE_MTRR flag since
it's now unused, which spurred me to do a bit a better audit of the
affected drivers. David helped a lot in that. Quoting our mail
discussion:
On Wed, Jul 10, 2013 at 5:41 PM, David Herrmann <dh.herrmann@gmail.com> wrote:
> On Wed, Jul 10, 2013 at 5:22 PM, Daniel Vetter <daniel.vetter@ffwll.ch> wrote:
>> On Wed, Jul 10, 2013 at 3:51 PM, David Herrmann <dh.herrmann@gmail.com> wrote:
>>>> -#if __OS_HAS_MTRR
>>>> -static inline int drm_core_has_MTRR(struct drm_device *dev)
>>>> -{
>>>> - return drm_core_check_feature(dev, DRIVER_USE_MTRR);
>>>> -}
>>>> -#else
>>>> -#define drm_core_has_MTRR(dev) (0)
>>>> -#endif
>>>> -
>>>
>>> That was the last user of DRIVER_USE_MTRR (apart from drivers setting
>>> it in .driver_features). Any reason to keep it around?
>>
>> Yeah, I guess we could rip things out. Which will also force me to
>> properly audit drivers for the eventual behaviour change this could
>> entail (in case there's an x86 driver which did not ask for an mtrr,
>> but iirc there isn't).
>
> david@david-mb ~/dev/kernel/linux $ for i in drivers/gpu/drm/* ; do if
> test -d "$i" ; then if ! grep -q USE_MTRR -r $i ; then echo $i ; fi ;
> fi ; done
> drivers/gpu/drm/exynos
> drivers/gpu/drm/gma500
> drivers/gpu/drm/i2c
> drivers/gpu/drm/nouveau
> drivers/gpu/drm/omapdrm
> drivers/gpu/drm/qxl
> drivers/gpu/drm/rcar-du
> drivers/gpu/drm/shmobile
> drivers/gpu/drm/tilcdc
> drivers/gpu/drm/ttm
> drivers/gpu/drm/udl
> drivers/gpu/drm/vmwgfx
> david@david-mb ~/dev/kernel/linux $
>
> So for x86 gma500,nouveau,qxl,udl,vmwgfx don't set DRIVER_USE_MTRR.
> But I cannot tell whether they break if we call arch_phys_wc_add/del,
> anyway. At least nouveau seemed to work here, but it doesn't use AGP
> or drm_bufs, I guess.
Cool, thanks a lot for stitching together the list of drivers to look
at. So for real KMS drivers it's the drives responsibility to add an
mtrr if it needs one. nouvea, radeon, mgag200, i915 and vmwgfx do that
already. Somehow the savage driver also ends up doing that, I have no
idea why.
Note that gma500 as a pure KMS driver doesn't need MTRR setup since
the platforms that it supports all support PAT. So no MTRRs needed to
get wc iomappings.
The mtrr support in the drm core is all for legacy mappings of garts,
framebuffers and registers. All legacy drivers set the USE_MTRR flag,
so we're good there.
All in all I think we can really just ditch this
/endquote
v2: Also kill DRIVER_USE_MTRR as suggested by David Herrmann
v3: Rebase on top of David Herrmann's agp setup/cleanup changes.
Cc: David Herrmann <dh.herrmann@gmail.com>
Cc: Andy Lutomirski <luto@amacapital.net>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
Acked-by: Andy Lutomirski <luto@amacapital.net>
Reviewed-by: David Herrmann <dh.herrmann@gmail.com>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2013-08-08 21:41:27 +08:00
|
|
|
DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
|
2013-08-26 00:29:01 +08:00
|
|
|
DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
|
|
|
|
DRIVER_RENDER,
|
2005-11-10 19:16:34 +08:00
|
|
|
.load = i915_driver_load,
|
2007-11-22 12:14:14 +08:00
|
|
|
.unload = i915_driver_unload,
|
2008-07-31 03:06:12 +08:00
|
|
|
.open = i915_driver_open,
|
2005-11-10 19:16:34 +08:00
|
|
|
.lastclose = i915_driver_lastclose,
|
|
|
|
.preclose = i915_driver_preclose,
|
2008-07-31 03:06:12 +08:00
|
|
|
.postclose = i915_driver_postclose,
|
2010-01-09 07:45:33 +08:00
|
|
|
|
|
|
|
/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
|
|
|
|
.suspend = i915_suspend,
|
|
|
|
.resume = i915_resume,
|
|
|
|
|
2005-07-10 15:31:26 +08:00
|
|
|
.device_is_agp = i915_driver_device_is_agp,
|
2008-11-28 12:22:24 +08:00
|
|
|
.master_create = i915_master_create,
|
|
|
|
.master_destroy = i915_master_destroy,
|
2009-02-18 09:08:49 +08:00
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
2009-07-02 10:26:52 +08:00
|
|
|
.debugfs_init = i915_debugfs_init,
|
|
|
|
.debugfs_cleanup = i915_debugfs_cleanup,
|
2009-02-18 09:08:49 +08:00
|
|
|
#endif
|
2008-07-31 03:06:12 +08:00
|
|
|
.gem_init_object = i915_gem_init_object,
|
|
|
|
.gem_free_object = i915_gem_free_object,
|
2008-11-13 02:03:55 +08:00
|
|
|
.gem_vm_ops = &i915_gem_vm_ops,
|
2012-05-10 21:25:09 +08:00
|
|
|
|
|
|
|
.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
|
|
|
|
.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
|
|
|
|
.gem_prime_export = i915_gem_prime_export,
|
|
|
|
.gem_prime_import = i915_gem_prime_import,
|
|
|
|
|
2011-02-07 10:16:14 +08:00
|
|
|
.dumb_create = i915_gem_dumb_create,
|
|
|
|
.dumb_map_offset = i915_gem_mmap_gtt,
|
2013-07-16 15:12:04 +08:00
|
|
|
.dumb_destroy = drm_gem_dumb_destroy,
|
2005-04-17 06:20:36 +08:00
|
|
|
.ioctls = i915_ioctls,
|
2011-10-31 22:28:57 +08:00
|
|
|
.fops = &i915_driver_fops,
|
2005-11-10 19:16:34 +08:00
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.desc = DRIVER_DESC,
|
|
|
|
.date = DRIVER_DATE,
|
|
|
|
.major = DRIVER_MAJOR,
|
|
|
|
.minor = DRIVER_MINOR,
|
|
|
|
.patchlevel = DRIVER_PATCHLEVEL,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2010-12-15 01:16:38 +08:00
|
|
|
static struct pci_driver i915_pci_driver = {
|
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.id_table = pciidlist,
|
|
|
|
.probe = i915_pci_probe,
|
|
|
|
.remove = i915_pci_remove,
|
|
|
|
.driver.pm = &i915_pm_ops,
|
|
|
|
};
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static int __init i915_init(void)
|
|
|
|
{
|
|
|
|
driver.num_ioctls = i915_max_ioctl;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If CONFIG_DRM_I915_KMS is set, default to KMS unless
|
|
|
|
* explicitly disabled with the module pararmeter.
|
|
|
|
*
|
|
|
|
* Otherwise, just follow the parameter (defaulting to off).
|
|
|
|
*
|
|
|
|
* Allow optional vga_text_mode_force boot option to override
|
|
|
|
* the default behavior.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
if (i915_modeset != 0)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
if (i915_modeset == 1)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
|
|
|
|
#ifdef CONFIG_VGA_CONSOLE
|
|
|
|
if (vgacon_text_force() && i915_modeset == -1)
|
|
|
|
driver.driver_features &= ~DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
|
2011-01-23 18:45:14 +08:00
|
|
|
if (!(driver.driver_features & DRIVER_MODESET))
|
|
|
|
driver.get_vblank_timestamp = NULL;
|
|
|
|
|
2010-12-15 01:16:38 +08:00
|
|
|
return drm_pci_init(&driver, &i915_pci_driver);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit i915_exit(void)
|
|
|
|
{
|
2010-12-15 01:16:38 +08:00
|
|
|
drm_pci_exit(&driver, &i915_pci_driver);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
module_init(i915_init);
|
|
|
|
module_exit(i915_exit);
|
|
|
|
|
2005-09-25 12:28:13 +08:00
|
|
|
MODULE_AUTHOR(DRIVER_AUTHOR);
|
|
|
|
MODULE_DESCRIPTION(DRIVER_DESC);
|
2005-04-17 06:20:36 +08:00
|
|
|
MODULE_LICENSE("GPL and additional rights");
|