2019-05-29 22:17:58 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2015-01-15 22:32:37 +08:00
|
|
|
/*
|
2016-03-10 23:37:05 +08:00
|
|
|
* Copyright (c) 2013-2016, Linux Foundation. All rights reserved.
|
2015-01-15 22:32:37 +08:00
|
|
|
*/
|
|
|
|
|
2019-06-17 19:54:54 +08:00
|
|
|
#include <linux/acpi.h>
|
2015-01-15 22:32:37 +08:00
|
|
|
#include <linux/time.h>
|
2022-04-20 06:58:08 +08:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/module.h>
|
2015-01-15 22:32:37 +08:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/phy/phy.h>
|
2019-08-29 03:17:55 +08:00
|
|
|
#include <linux/gpio/consumer.h>
|
2019-03-22 01:17:58 +08:00
|
|
|
#include <linux/reset-controller.h>
|
2020-03-26 02:29:02 +08:00
|
|
|
#include <linux/devfreq.h>
|
2016-03-10 23:37:19 +08:00
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
#include "ufshcd.h"
|
2015-10-28 19:15:49 +08:00
|
|
|
#include "ufshcd-pltfrm.h"
|
2015-01-15 22:32:37 +08:00
|
|
|
#include "unipro.h"
|
|
|
|
#include "ufs-qcom.h"
|
|
|
|
#include "ufshci.h"
|
2016-12-06 11:25:32 +08:00
|
|
|
#include "ufs_quirks.h"
|
2022-04-20 06:58:08 +08:00
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
#define UFS_QCOM_DEFAULT_DBG_PRINT_EN \
|
|
|
|
(UFS_QCOM_DBG_PRINT_REGS_EN | UFS_QCOM_DBG_PRINT_TEST_BUS_EN)
|
|
|
|
|
|
|
|
enum {
|
|
|
|
TSTBUS_UAWM,
|
|
|
|
TSTBUS_UARM,
|
|
|
|
TSTBUS_TXUC,
|
|
|
|
TSTBUS_RXUC,
|
|
|
|
TSTBUS_DFC,
|
|
|
|
TSTBUS_TRLUT,
|
|
|
|
TSTBUS_TMRLUT,
|
|
|
|
TSTBUS_OCSC,
|
|
|
|
TSTBUS_UTP_HCI,
|
|
|
|
TSTBUS_COMBINED,
|
|
|
|
TSTBUS_WRAPPER,
|
|
|
|
TSTBUS_UNIPRO,
|
|
|
|
TSTBUS_MAX,
|
|
|
|
};
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
static struct ufs_qcom_host *ufs_qcom_hosts[MAX_UFS_QCOM_HOSTS];
|
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host);
|
2015-10-28 19:15:51 +08:00
|
|
|
static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
|
|
|
|
u32 clk_cycles);
|
|
|
|
|
2019-03-22 01:17:58 +08:00
|
|
|
static struct ufs_qcom_host *rcdev_to_ufs_host(struct reset_controller_dev *rcd)
|
|
|
|
{
|
|
|
|
return container_of(rcd, struct ufs_qcom_host, rcdev);
|
|
|
|
}
|
|
|
|
|
2016-03-10 23:37:21 +08:00
|
|
|
static void ufs_qcom_dump_regs_wrapper(struct ufs_hba *hba, int offset, int len,
|
2018-06-14 16:14:09 +08:00
|
|
|
const char *prefix, void *priv)
|
2016-03-10 23:37:21 +08:00
|
|
|
{
|
2018-06-14 16:14:09 +08:00
|
|
|
ufshcd_dump_regs(hba, offset, len * 4, prefix);
|
2016-03-10 23:37:21 +08:00
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
static int ufs_qcom_get_connected_tx_lanes(struct ufs_hba *hba, u32 *tx_lanes)
|
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
err = ufshcd_dme_get(hba,
|
|
|
|
UIC_ARG_MIB(PA_CONNECTEDTXDATALANES), tx_lanes);
|
|
|
|
if (err)
|
|
|
|
dev_err(hba->dev, "%s: couldn't read PA_CONNECTEDTXDATALANES %d\n",
|
|
|
|
__func__, err);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_host_clk_get(struct device *dev,
|
2018-10-13 10:25:02 +08:00
|
|
|
const char *name, struct clk **clk_out, bool optional)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
|
|
|
struct clk *clk;
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
clk = devm_clk_get(dev, name);
|
2018-10-13 10:25:02 +08:00
|
|
|
if (!IS_ERR(clk)) {
|
2015-01-15 22:32:37 +08:00
|
|
|
*clk_out = clk;
|
2018-10-13 10:25:02 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
err = PTR_ERR(clk);
|
|
|
|
|
|
|
|
if (optional && err == -ENOENT) {
|
|
|
|
*clk_out = NULL;
|
|
|
|
return 0;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
if (err != -EPROBE_DEFER)
|
|
|
|
dev_err(dev, "failed to get %s err %d\n", name, err);
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_host_clk_enable(struct device *dev,
|
|
|
|
const char *name, struct clk *clk)
|
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
err = clk_prepare_enable(clk);
|
|
|
|
if (err)
|
|
|
|
dev_err(dev, "%s: %s enable failed %d\n", __func__, name, err);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ufs_qcom_disable_lane_clks(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
if (!host->is_lane_clks_enabled)
|
|
|
|
return;
|
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
clk_disable_unprepare(host->tx_l1_sync_clk);
|
2015-01-15 22:32:37 +08:00
|
|
|
clk_disable_unprepare(host->tx_l0_sync_clk);
|
2018-10-13 10:25:02 +08:00
|
|
|
clk_disable_unprepare(host->rx_l1_sync_clk);
|
2015-01-15 22:32:37 +08:00
|
|
|
clk_disable_unprepare(host->rx_l0_sync_clk);
|
|
|
|
|
|
|
|
host->is_lane_clks_enabled = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_enable_lane_clks(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
struct device *dev = host->hba->dev;
|
|
|
|
|
|
|
|
if (host->is_lane_clks_enabled)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err = ufs_qcom_host_clk_enable(dev, "rx_lane0_sync_clk",
|
|
|
|
host->rx_l0_sync_clk);
|
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
err = ufs_qcom_host_clk_enable(dev, "tx_lane0_sync_clk",
|
|
|
|
host->tx_l0_sync_clk);
|
|
|
|
if (err)
|
|
|
|
goto disable_rx_l0;
|
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
err = ufs_qcom_host_clk_enable(dev, "rx_lane1_sync_clk",
|
2016-03-10 23:37:05 +08:00
|
|
|
host->rx_l1_sync_clk);
|
2018-10-13 10:25:02 +08:00
|
|
|
if (err)
|
|
|
|
goto disable_tx_l0;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
err = ufs_qcom_host_clk_enable(dev, "tx_lane1_sync_clk",
|
2016-03-10 23:37:05 +08:00
|
|
|
host->tx_l1_sync_clk);
|
2018-10-13 10:25:02 +08:00
|
|
|
if (err)
|
|
|
|
goto disable_rx_l1;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
host->is_lane_clks_enabled = true;
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
disable_rx_l1:
|
2018-10-13 10:25:02 +08:00
|
|
|
clk_disable_unprepare(host->rx_l1_sync_clk);
|
2015-01-15 22:32:37 +08:00
|
|
|
disable_tx_l0:
|
|
|
|
clk_disable_unprepare(host->tx_l0_sync_clk);
|
|
|
|
disable_rx_l0:
|
|
|
|
clk_disable_unprepare(host->rx_l0_sync_clk);
|
|
|
|
out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_init_lane_clks(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
struct device *dev = host->hba->dev;
|
|
|
|
|
2019-06-17 19:54:54 +08:00
|
|
|
if (has_acpi_companion(dev))
|
|
|
|
return 0;
|
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
err = ufs_qcom_host_clk_get(dev, "rx_lane0_sync_clk",
|
|
|
|
&host->rx_l0_sync_clk, false);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
2018-10-13 10:25:02 +08:00
|
|
|
err = ufs_qcom_host_clk_get(dev, "tx_lane0_sync_clk",
|
|
|
|
&host->tx_l0_sync_clk, false);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
2016-03-10 23:37:05 +08:00
|
|
|
/* In case of single lane per direction, don't read lane1 clocks */
|
|
|
|
if (host->hba->lanes_per_direction > 1) {
|
|
|
|
err = ufs_qcom_host_clk_get(dev, "rx_lane1_sync_clk",
|
2018-10-13 10:25:02 +08:00
|
|
|
&host->rx_l1_sync_clk, false);
|
2016-03-10 23:37:05 +08:00
|
|
|
if (err)
|
|
|
|
goto out;
|
2015-10-28 19:15:51 +08:00
|
|
|
|
2016-03-10 23:37:05 +08:00
|
|
|
err = ufs_qcom_host_clk_get(dev, "tx_lane1_sync_clk",
|
2018-10-13 10:25:02 +08:00
|
|
|
&host->tx_l1_sync_clk, true);
|
2016-03-10 23:37:05 +08:00
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_link_startup_post_change(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
u32 tx_lanes;
|
|
|
|
|
2018-09-04 18:17:18 +08:00
|
|
|
return ufs_qcom_get_connected_tx_lanes(hba, &tx_lanes);
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_check_hibern8(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
u32 tx_fsm_val = 0;
|
|
|
|
unsigned long timeout = jiffies + msecs_to_jiffies(HBRN8_POLL_TOUT_MS);
|
|
|
|
|
|
|
|
do {
|
|
|
|
err = ufshcd_dme_get(hba,
|
2015-10-28 19:15:51 +08:00
|
|
|
UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
|
|
|
|
UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
|
|
|
|
&tx_fsm_val);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (err || tx_fsm_val == TX_FSM_HIBERN8)
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* sleep for max. 200us */
|
|
|
|
usleep_range(100, 200);
|
|
|
|
} while (time_before(jiffies, timeout));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* we might have scheduled out for long during polling so
|
|
|
|
* check the state again.
|
|
|
|
*/
|
|
|
|
if (time_after(jiffies, timeout))
|
|
|
|
err = ufshcd_dme_get(hba,
|
2015-10-28 19:15:51 +08:00
|
|
|
UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
|
|
|
|
UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
|
|
|
|
&tx_fsm_val);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
if (err) {
|
|
|
|
dev_err(hba->dev, "%s: unable to get TX_FSM_STATE, err %d\n",
|
|
|
|
__func__, err);
|
|
|
|
} else if (tx_fsm_val != TX_FSM_HIBERN8) {
|
|
|
|
err = tx_fsm_val;
|
|
|
|
dev_err(hba->dev, "%s: invalid TX_FSM_STATE = %d\n",
|
|
|
|
__func__, err);
|
|
|
|
}
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
static void ufs_qcom_select_unipro_mode(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
ufshcd_rmwl(host->hba, QUNIPRO_SEL,
|
|
|
|
ufs_qcom_cap_qunipro(host) ? QUNIPRO_SEL : 0,
|
|
|
|
REG_UFS_CFG1);
|
|
|
|
/* make sure above configuration is applied before we return */
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
2020-07-23 20:24:09 +08:00
|
|
|
/*
|
2019-11-15 14:09:25 +08:00
|
|
|
* ufs_qcom_host_reset - reset host controller and PHY
|
|
|
|
*/
|
|
|
|
static int ufs_qcom_host_reset(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2021-02-24 13:36:48 +08:00
|
|
|
bool reenable_intr = false;
|
2019-11-15 14:09:25 +08:00
|
|
|
|
|
|
|
if (!host->core_reset) {
|
|
|
|
dev_warn(hba->dev, "%s: reset control not set\n", __func__);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2021-02-24 13:36:48 +08:00
|
|
|
reenable_intr = hba->is_irq_enabled;
|
|
|
|
disable_irq(hba->irq);
|
|
|
|
hba->is_irq_enabled = false;
|
|
|
|
|
2019-11-15 14:09:25 +08:00
|
|
|
ret = reset_control_assert(host->core_reset);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(hba->dev, "%s: core_reset assert failed, err = %d\n",
|
|
|
|
__func__, ret);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The hardware requirement for delay between assert/deassert
|
|
|
|
* is at least 3-4 sleep clock (32.7KHz) cycles, which comes to
|
|
|
|
* ~125us (4/32768). To be on the safe side add 200us delay.
|
|
|
|
*/
|
|
|
|
usleep_range(200, 210);
|
|
|
|
|
|
|
|
ret = reset_control_deassert(host->core_reset);
|
|
|
|
if (ret)
|
|
|
|
dev_err(hba->dev, "%s: core_reset deassert failed, err = %d\n",
|
|
|
|
__func__, ret);
|
|
|
|
|
|
|
|
usleep_range(1000, 1100);
|
|
|
|
|
2021-02-24 13:36:48 +08:00
|
|
|
if (reenable_intr) {
|
|
|
|
enable_irq(hba->irq);
|
|
|
|
hba->is_irq_enabled = true;
|
|
|
|
}
|
|
|
|
|
2019-11-15 14:09:25 +08:00
|
|
|
out:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
static int ufs_qcom_power_up_sequence(struct ufs_hba *hba)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct phy *phy = host->generic_phy;
|
|
|
|
int ret = 0;
|
2022-04-20 06:57:46 +08:00
|
|
|
bool is_rate_B = UFS_QCOM_LIMIT_HS_RATE == PA_HS_MODE_B;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2019-11-15 14:09:25 +08:00
|
|
|
/* Reset UFS Host Controller and PHY */
|
|
|
|
ret = ufs_qcom_host_reset(hba);
|
|
|
|
if (ret)
|
|
|
|
dev_warn(hba->dev, "%s: host reset returned %d\n",
|
|
|
|
__func__, ret);
|
|
|
|
|
2017-10-12 14:19:35 +08:00
|
|
|
if (is_rate_B)
|
|
|
|
phy_set_mode(phy, PHY_MODE_UFS_HS_B);
|
|
|
|
|
2017-10-12 14:19:36 +08:00
|
|
|
/* phy initialization - calibrate the phy */
|
|
|
|
ret = phy_init(phy);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (ret) {
|
2017-10-12 14:19:36 +08:00
|
|
|
dev_err(hba->dev, "%s: phy init failed, ret = %d\n",
|
2016-03-10 23:37:19 +08:00
|
|
|
__func__, ret);
|
2015-01-15 22:32:37 +08:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2017-10-12 14:19:36 +08:00
|
|
|
/* power on phy - start serdes and phy's power and clocks */
|
|
|
|
ret = phy_power_on(phy);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (ret) {
|
2017-10-12 14:19:36 +08:00
|
|
|
dev_err(hba->dev, "%s: phy power on failed, ret = %d\n",
|
2015-01-15 22:32:37 +08:00
|
|
|
__func__, ret);
|
2017-10-12 14:19:36 +08:00
|
|
|
goto out_disable_phy;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
ufs_qcom_select_unipro_mode(host);
|
|
|
|
|
2017-10-12 14:19:36 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_disable_phy:
|
|
|
|
phy_exit(phy);
|
2015-01-15 22:32:37 +08:00
|
|
|
out:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The UTP controller has a number of internal clock gating cells (CGCs).
|
|
|
|
* Internal hardware sub-modules within the UTP controller control the CGCs.
|
|
|
|
* Hardware CGCs disable the clock to inactivate UTP sub-modules not involved
|
|
|
|
* in a specific operation, UTP controller CGCs are by default disabled and
|
|
|
|
* this function enables them (after every UFS link startup) to save some power
|
|
|
|
* leakage.
|
|
|
|
*/
|
|
|
|
static void ufs_qcom_enable_hw_clk_gating(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
ufshcd_writel(hba,
|
|
|
|
ufshcd_readl(hba, REG_UFS_CFG2) | REG_UFS_CFG2_CGC_EN_ALL,
|
|
|
|
REG_UFS_CFG2);
|
|
|
|
|
|
|
|
/* Ensure that HW clock gating is enabled before next operations */
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
static int ufs_qcom_hce_enable_notify(struct ufs_hba *hba,
|
|
|
|
enum ufs_notify_change_status status)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
switch (status) {
|
|
|
|
case PRE_CHANGE:
|
|
|
|
ufs_qcom_power_up_sequence(hba);
|
|
|
|
/*
|
|
|
|
* The PHY PLL output is the source of tx/rx lane symbol
|
|
|
|
* clocks, hence, enable the lane clocks only after PHY
|
|
|
|
* is initialized.
|
|
|
|
*/
|
|
|
|
err = ufs_qcom_enable_lane_clks(host);
|
|
|
|
break;
|
|
|
|
case POST_CHANGE:
|
|
|
|
/* check if UFS PHY moved from DISABLED to HIBERN8 */
|
|
|
|
err = ufs_qcom_check_hibern8(hba);
|
|
|
|
ufs_qcom_enable_hw_clk_gating(hba);
|
scsi: ufs-qcom: Add Inline Crypto Engine support
Add support for Qualcomm Inline Crypto Engine (ICE) to ufs-qcom.
The standards-compliant parts, such as querying the crypto capabilities and
enabling crypto for individual UFS requests, are already handled by
ufshcd-crypto.c, which itself is wired into the blk-crypto framework.
However, ICE requires vendor-specific init, enable, and resume logic, and
it requires that keys be programmed and evicted by vendor-specific SMC
calls. Make the ufs-qcom driver handle these details.
I tested this on Dragonboard 845c, which is a publicly available
development board that uses the Snapdragon 845 SoC and runs the upstream
Linux kernel. This is the same SoC used in the Pixel 3 and Pixel 3 XL
phones. This testing included (among other things) verifying that the
expected ciphertext was produced, both manually using ext4 encryption and
automatically using a block layer self-test I've written.
I've also tested that this driver works nearly as-is on the Snapdragon 765
and Snapdragon 865 SoCs. And others have tested it on Snapdragon 850,
Snapdragon 855, and Snapdragon 865 (see the Tested-by tags).
This is based very loosely on the vendor-provided driver in the kernel
source code for the Pixel 3, but I've greatly simplified it. Also, for now
I've only included support for major version 3 of ICE, since that's all I
have the hardware to test with the mainline kernel. Plus it appears that
version 3 is easier to use than older versions of ICE.
For now, only allow using AES-256-XTS. The hardware also declares support
for AES-128-XTS, AES-{128,256}-ECB, and AES-{128,256}-CBC (BitLocker
variant). But none of these others are really useful, and they'd need to
be individually tested to be sure they worked properly.
This commit also changes the name of the loadable module from "ufs-qcom" to
"ufs_qcom", as this is necessary to compile it from multiple source files
(unless we were to rename ufs-qcom.c).
Link: https://lore.kernel.org/r/20200710072013.177481-6-ebiggers@kernel.org
Tested-by: Steev Klimaszewski <steev@kali.org> # Lenovo Yoga C630
Tested-by: Thara Gopinath <thara.gopinath@linaro.org> # db845c, sm8150-mtp, sm8250-mtp
Reviewed-by: Avri Altman <avri.altman@wdc.com>
Acked-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Signed-off-by: Eric Biggers <ebiggers@google.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2020-07-10 15:20:12 +08:00
|
|
|
ufs_qcom_ice_enable(host);
|
2015-01-15 22:32:37 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(hba->dev, "%s: invalid status %d\n", __func__, status);
|
|
|
|
err = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2020-07-23 20:24:09 +08:00
|
|
|
/*
|
2015-10-28 19:15:51 +08:00
|
|
|
* Returns zero for success and non-zero in case of a failure
|
2015-01-15 22:32:37 +08:00
|
|
|
*/
|
2015-10-28 19:15:51 +08:00
|
|
|
static int ufs_qcom_cfg_timers(struct ufs_hba *hba, u32 gear,
|
|
|
|
u32 hs, u32 rate, bool update_link_startup_timer)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:51 +08:00
|
|
|
int ret = 0;
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct ufs_clk_info *clki;
|
|
|
|
u32 core_clk_period_in_ns;
|
|
|
|
u32 tx_clk_cycles_per_us = 0;
|
|
|
|
unsigned long core_clk_rate = 0;
|
|
|
|
u32 core_clk_cycles_per_us = 0;
|
|
|
|
|
|
|
|
static u32 pwm_fr_table[][2] = {
|
|
|
|
{UFS_PWM_G1, 0x1},
|
|
|
|
{UFS_PWM_G2, 0x1},
|
|
|
|
{UFS_PWM_G3, 0x1},
|
|
|
|
{UFS_PWM_G4, 0x1},
|
|
|
|
};
|
|
|
|
|
|
|
|
static u32 hs_fr_table_rA[][2] = {
|
|
|
|
{UFS_HS_G1, 0x1F},
|
|
|
|
{UFS_HS_G2, 0x3e},
|
2015-10-28 19:15:51 +08:00
|
|
|
{UFS_HS_G3, 0x7D},
|
2015-01-15 22:32:37 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static u32 hs_fr_table_rB[][2] = {
|
|
|
|
{UFS_HS_G1, 0x24},
|
|
|
|
{UFS_HS_G2, 0x49},
|
2015-10-28 19:15:51 +08:00
|
|
|
{UFS_HS_G3, 0x92},
|
2015-01-15 22:32:37 +08:00
|
|
|
};
|
|
|
|
|
2015-05-17 23:54:58 +08:00
|
|
|
/*
|
|
|
|
* The Qunipro controller does not use following registers:
|
|
|
|
* SYS1CLK_1US_REG, TX_SYMBOL_CLK_1US_REG, CLK_NS_REG &
|
|
|
|
* UFS_REG_PA_LINK_STARTUP_TIMER
|
|
|
|
* But UTP controller uses SYS1CLK_1US_REG register for Interrupt
|
|
|
|
* Aggregation logic.
|
|
|
|
*/
|
|
|
|
if (ufs_qcom_cap_qunipro(host) && !ufshcd_is_intr_aggr_allowed(hba))
|
|
|
|
goto out;
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
if (gear == 0) {
|
|
|
|
dev_err(hba->dev, "%s: invalid gear = %d\n", __func__, gear);
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
|
|
|
|
list_for_each_entry(clki, &hba->clk_list_head, list) {
|
|
|
|
if (!strcmp(clki->name, "core_clk"))
|
|
|
|
core_clk_rate = clk_get_rate(clki->clk);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If frequency is smaller than 1MHz, set to 1MHz */
|
|
|
|
if (core_clk_rate < DEFAULT_CLK_RATE_HZ)
|
|
|
|
core_clk_rate = DEFAULT_CLK_RATE_HZ;
|
|
|
|
|
|
|
|
core_clk_cycles_per_us = core_clk_rate / USEC_PER_SEC;
|
2015-10-28 19:15:51 +08:00
|
|
|
if (ufshcd_readl(hba, REG_UFS_SYS1CLK_1US) != core_clk_cycles_per_us) {
|
|
|
|
ufshcd_writel(hba, core_clk_cycles_per_us, REG_UFS_SYS1CLK_1US);
|
|
|
|
/*
|
|
|
|
* make sure above write gets applied before we return from
|
|
|
|
* this function.
|
|
|
|
*/
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ufs_qcom_cap_qunipro(host))
|
|
|
|
goto out;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
core_clk_period_in_ns = NSEC_PER_SEC / core_clk_rate;
|
|
|
|
core_clk_period_in_ns <<= OFFSET_CLK_NS_REG;
|
|
|
|
core_clk_period_in_ns &= MASK_CLK_NS_REG;
|
|
|
|
|
|
|
|
switch (hs) {
|
|
|
|
case FASTAUTO_MODE:
|
|
|
|
case FAST_MODE:
|
|
|
|
if (rate == PA_HS_MODE_A) {
|
|
|
|
if (gear > ARRAY_SIZE(hs_fr_table_rA)) {
|
|
|
|
dev_err(hba->dev,
|
|
|
|
"%s: index %d exceeds table size %zu\n",
|
|
|
|
__func__, gear,
|
|
|
|
ARRAY_SIZE(hs_fr_table_rA));
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
tx_clk_cycles_per_us = hs_fr_table_rA[gear-1][1];
|
|
|
|
} else if (rate == PA_HS_MODE_B) {
|
|
|
|
if (gear > ARRAY_SIZE(hs_fr_table_rB)) {
|
|
|
|
dev_err(hba->dev,
|
|
|
|
"%s: index %d exceeds table size %zu\n",
|
|
|
|
__func__, gear,
|
|
|
|
ARRAY_SIZE(hs_fr_table_rB));
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
tx_clk_cycles_per_us = hs_fr_table_rB[gear-1][1];
|
|
|
|
} else {
|
|
|
|
dev_err(hba->dev, "%s: invalid rate = %d\n",
|
|
|
|
__func__, rate);
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SLOWAUTO_MODE:
|
|
|
|
case SLOW_MODE:
|
|
|
|
if (gear > ARRAY_SIZE(pwm_fr_table)) {
|
|
|
|
dev_err(hba->dev,
|
|
|
|
"%s: index %d exceeds table size %zu\n",
|
|
|
|
__func__, gear,
|
|
|
|
ARRAY_SIZE(pwm_fr_table));
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
tx_clk_cycles_per_us = pwm_fr_table[gear-1][1];
|
|
|
|
break;
|
|
|
|
case UNCHANGED:
|
|
|
|
default:
|
|
|
|
dev_err(hba->dev, "%s: invalid mode = %d\n", __func__, hs);
|
|
|
|
goto out_error;
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
if (ufshcd_readl(hba, REG_UFS_TX_SYMBOL_CLK_NS_US) !=
|
|
|
|
(core_clk_period_in_ns | tx_clk_cycles_per_us)) {
|
|
|
|
/* this register 2 fields shall be written at once */
|
|
|
|
ufshcd_writel(hba, core_clk_period_in_ns | tx_clk_cycles_per_us,
|
|
|
|
REG_UFS_TX_SYMBOL_CLK_NS_US);
|
|
|
|
/*
|
|
|
|
* make sure above write gets applied before we return from
|
|
|
|
* this function.
|
|
|
|
*/
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (update_link_startup_timer) {
|
|
|
|
ufshcd_writel(hba, ((core_clk_rate / MSEC_PER_SEC) * 100),
|
|
|
|
REG_UFS_PA_LINK_STARTUP_TIMER);
|
|
|
|
/*
|
|
|
|
* make sure that this configuration is applied before
|
|
|
|
* we return
|
|
|
|
*/
|
|
|
|
mb();
|
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
goto out;
|
|
|
|
|
|
|
|
out_error:
|
2015-10-28 19:15:51 +08:00
|
|
|
ret = -EINVAL;
|
2015-01-15 22:32:37 +08:00
|
|
|
out:
|
2015-10-28 19:15:51 +08:00
|
|
|
return ret;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
static int ufs_qcom_link_startup_notify(struct ufs_hba *hba,
|
|
|
|
enum ufs_notify_change_status status)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:51 +08:00
|
|
|
int err = 0;
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
switch (status) {
|
|
|
|
case PRE_CHANGE:
|
2015-10-28 19:15:51 +08:00
|
|
|
if (ufs_qcom_cfg_timers(hba, UFS_PWM_G1, SLOWAUTO_MODE,
|
|
|
|
0, true)) {
|
2015-01-15 22:32:37 +08:00
|
|
|
dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
|
|
|
|
__func__);
|
2015-10-28 19:15:51 +08:00
|
|
|
err = -EINVAL;
|
|
|
|
goto out;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
2015-10-28 19:15:51 +08:00
|
|
|
|
|
|
|
if (ufs_qcom_cap_qunipro(host))
|
|
|
|
/*
|
|
|
|
* set unipro core clock cycles to 150 & clear clock
|
|
|
|
* divider
|
|
|
|
*/
|
|
|
|
err = ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba,
|
|
|
|
150);
|
|
|
|
|
2016-03-10 23:37:19 +08:00
|
|
|
/*
|
|
|
|
* Some UFS devices (and may be host) have issues if LCC is
|
|
|
|
* enabled. So we are setting PA_Local_TX_LCC_Enable to 0
|
|
|
|
* before link startup which will make sure that both host
|
|
|
|
* and device TX LCC are disabled once link startup is
|
|
|
|
* completed.
|
|
|
|
*/
|
|
|
|
if (ufshcd_get_local_unipro_ver(hba) != UFS_UNIPRO_VER_1_41)
|
2020-02-07 15:03:57 +08:00
|
|
|
err = ufshcd_disable_host_tx_lcc(hba);
|
2016-03-10 23:37:19 +08:00
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
break;
|
|
|
|
case POST_CHANGE:
|
|
|
|
ufs_qcom_link_startup_post_change(hba);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
out:
|
|
|
|
return err;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2021-01-08 18:56:25 +08:00
|
|
|
static void ufs_qcom_device_reset_ctrl(struct ufs_hba *hba, bool asserted)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
|
|
|
|
|
|
|
/* reset gpio is optional */
|
|
|
|
if (!host->device_reset)
|
|
|
|
return;
|
|
|
|
|
|
|
|
gpiod_set_value_cansleep(host->device_reset, asserted);
|
|
|
|
}
|
|
|
|
|
2021-10-06 13:47:05 +08:00
|
|
|
static int ufs_qcom_suspend(struct ufs_hba *hba, enum ufs_pm_op pm_op,
|
|
|
|
enum ufs_notify_change_status status)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct phy *phy = host->generic_phy;
|
|
|
|
|
2021-10-06 13:47:05 +08:00
|
|
|
if (status == PRE_CHANGE)
|
|
|
|
return 0;
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
if (ufs_qcom_is_link_off(hba)) {
|
|
|
|
/*
|
|
|
|
* Disable the tx/rx lane symbol clocks before PHY is
|
|
|
|
* powered down as the PLL source should be disabled
|
|
|
|
* after downstream clocks are disabled.
|
|
|
|
*/
|
|
|
|
ufs_qcom_disable_lane_clks(host);
|
|
|
|
phy_power_off(phy);
|
|
|
|
|
2021-01-08 18:56:25 +08:00
|
|
|
/* reset the connected UFS device during power down */
|
|
|
|
ufs_qcom_device_reset_ctrl(hba, true);
|
|
|
|
|
phy: ufs-qcom: Refactor all init steps into phy_poweron
The phy code was using implicit sequencing between the PHY driver
and the UFS driver to implement certain hardware requirements.
Specifically, the PHY reset register in the UFS controller needs
to be deasserted before serdes start occurs in the PHY.
Before this change, the code was doing this by utilizing the two
phy callbacks, phy_init() and phy_poweron(), as "init step 1" and
"init step 2", where the UFS driver would deassert reset between
these two steps.
This makes it challenging to power off the regulators in suspend,
as regulators are initialized in init, not in poweron(), but only
poweroff() is called during suspend, not exit().
For UFS, move the actual firing up of the PHY to phy_poweron() and
phy_poweroff() callbacks, rather than init()/exit(). UFS calls
phy_poweroff() during suspend, so now all clocks and regulators for
the phy can be powered down during suspend.
QMP is a little tricky because the PHY is also shared with PCIe and
USB3, which have their own definitions for init() and poweron(). Rename
the meaty functions to _enable() and _disable() to disentangle from the
PHY core names, and then create two different ops structures: one for
UFS and one for the other PHY types.
In phy-qcom-ufs, remove the 'is_powered_on' and 'is_started' guards,
as the generic PHY code does the reference counting. The
14/20nm-specific init functions get collapsed into the generic power_on()
function, with the addition of a calibrate() callback specific to 14/20nm.
Signed-off-by: Evan Green <evgreen@chromium.org>
Reviewed-by: Stephen Boyd <swboyd@chromium.org>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
2019-03-22 01:18:00 +08:00
|
|
|
} else if (!ufs_qcom_is_link_active(hba)) {
|
2015-10-28 19:15:51 +08:00
|
|
|
ufs_qcom_disable_lane_clks(host);
|
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2020-04-18 15:06:25 +08:00
|
|
|
return 0;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_resume(struct ufs_hba *hba, enum ufs_pm_op pm_op)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct phy *phy = host->generic_phy;
|
|
|
|
int err;
|
|
|
|
|
phy: ufs-qcom: Refactor all init steps into phy_poweron
The phy code was using implicit sequencing between the PHY driver
and the UFS driver to implement certain hardware requirements.
Specifically, the PHY reset register in the UFS controller needs
to be deasserted before serdes start occurs in the PHY.
Before this change, the code was doing this by utilizing the two
phy callbacks, phy_init() and phy_poweron(), as "init step 1" and
"init step 2", where the UFS driver would deassert reset between
these two steps.
This makes it challenging to power off the regulators in suspend,
as regulators are initialized in init, not in poweron(), but only
poweroff() is called during suspend, not exit().
For UFS, move the actual firing up of the PHY to phy_poweron() and
phy_poweroff() callbacks, rather than init()/exit(). UFS calls
phy_poweroff() during suspend, so now all clocks and regulators for
the phy can be powered down during suspend.
QMP is a little tricky because the PHY is also shared with PCIe and
USB3, which have their own definitions for init() and poweron(). Rename
the meaty functions to _enable() and _disable() to disentangle from the
PHY core names, and then create two different ops structures: one for
UFS and one for the other PHY types.
In phy-qcom-ufs, remove the 'is_powered_on' and 'is_started' guards,
as the generic PHY code does the reference counting. The
14/20nm-specific init functions get collapsed into the generic power_on()
function, with the addition of a calibrate() callback specific to 14/20nm.
Signed-off-by: Evan Green <evgreen@chromium.org>
Reviewed-by: Stephen Boyd <swboyd@chromium.org>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
2019-03-22 01:18:00 +08:00
|
|
|
if (ufs_qcom_is_link_off(hba)) {
|
|
|
|
err = phy_power_on(phy);
|
|
|
|
if (err) {
|
|
|
|
dev_err(hba->dev, "%s: failed PHY power on: %d\n",
|
|
|
|
__func__, err);
|
|
|
|
return err;
|
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
|
phy: ufs-qcom: Refactor all init steps into phy_poweron
The phy code was using implicit sequencing between the PHY driver
and the UFS driver to implement certain hardware requirements.
Specifically, the PHY reset register in the UFS controller needs
to be deasserted before serdes start occurs in the PHY.
Before this change, the code was doing this by utilizing the two
phy callbacks, phy_init() and phy_poweron(), as "init step 1" and
"init step 2", where the UFS driver would deassert reset between
these two steps.
This makes it challenging to power off the regulators in suspend,
as regulators are initialized in init, not in poweron(), but only
poweroff() is called during suspend, not exit().
For UFS, move the actual firing up of the PHY to phy_poweron() and
phy_poweroff() callbacks, rather than init()/exit(). UFS calls
phy_poweroff() during suspend, so now all clocks and regulators for
the phy can be powered down during suspend.
QMP is a little tricky because the PHY is also shared with PCIe and
USB3, which have their own definitions for init() and poweron(). Rename
the meaty functions to _enable() and _disable() to disentangle from the
PHY core names, and then create two different ops structures: one for
UFS and one for the other PHY types.
In phy-qcom-ufs, remove the 'is_powered_on' and 'is_started' guards,
as the generic PHY code does the reference counting. The
14/20nm-specific init functions get collapsed into the generic power_on()
function, with the addition of a calibrate() callback specific to 14/20nm.
Signed-off-by: Evan Green <evgreen@chromium.org>
Reviewed-by: Stephen Boyd <swboyd@chromium.org>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
2019-03-22 01:18:00 +08:00
|
|
|
err = ufs_qcom_enable_lane_clks(host);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2015-10-28 19:15:51 +08:00
|
|
|
|
phy: ufs-qcom: Refactor all init steps into phy_poweron
The phy code was using implicit sequencing between the PHY driver
and the UFS driver to implement certain hardware requirements.
Specifically, the PHY reset register in the UFS controller needs
to be deasserted before serdes start occurs in the PHY.
Before this change, the code was doing this by utilizing the two
phy callbacks, phy_init() and phy_poweron(), as "init step 1" and
"init step 2", where the UFS driver would deassert reset between
these two steps.
This makes it challenging to power off the regulators in suspend,
as regulators are initialized in init, not in poweron(), but only
poweroff() is called during suspend, not exit().
For UFS, move the actual firing up of the PHY to phy_poweron() and
phy_poweroff() callbacks, rather than init()/exit(). UFS calls
phy_poweroff() during suspend, so now all clocks and regulators for
the phy can be powered down during suspend.
QMP is a little tricky because the PHY is also shared with PCIe and
USB3, which have their own definitions for init() and poweron(). Rename
the meaty functions to _enable() and _disable() to disentangle from the
PHY core names, and then create two different ops structures: one for
UFS and one for the other PHY types.
In phy-qcom-ufs, remove the 'is_powered_on' and 'is_started' guards,
as the generic PHY code does the reference counting. The
14/20nm-specific init functions get collapsed into the generic power_on()
function, with the addition of a calibrate() callback specific to 14/20nm.
Signed-off-by: Evan Green <evgreen@chromium.org>
Reviewed-by: Stephen Boyd <swboyd@chromium.org>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
2019-03-22 01:18:00 +08:00
|
|
|
} else if (!ufs_qcom_is_link_active(hba)) {
|
|
|
|
err = ufs_qcom_enable_lane_clks(host);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2022-04-20 06:58:05 +08:00
|
|
|
return ufs_qcom_ice_resume(host);
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
static void ufs_qcom_dev_ref_clk_ctrl(struct ufs_qcom_host *host, bool enable)
|
|
|
|
{
|
|
|
|
if (host->dev_ref_clk_ctrl_mmio &&
|
|
|
|
(enable ^ host->is_dev_ref_clk_enabled)) {
|
|
|
|
u32 temp = readl_relaxed(host->dev_ref_clk_ctrl_mmio);
|
|
|
|
|
|
|
|
if (enable)
|
|
|
|
temp |= host->dev_ref_clk_en_mask;
|
|
|
|
else
|
|
|
|
temp &= ~host->dev_ref_clk_en_mask;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If we are here to disable this clock it might be immediately
|
|
|
|
* after entering into hibern8 in which case we need to make
|
2020-02-11 11:40:50 +08:00
|
|
|
* sure that device ref_clk is active for specific time after
|
2015-10-28 19:15:51 +08:00
|
|
|
* hibern8 enter.
|
|
|
|
*/
|
2020-02-11 11:40:50 +08:00
|
|
|
if (!enable) {
|
|
|
|
unsigned long gating_wait;
|
|
|
|
|
|
|
|
gating_wait = host->hba->dev_info.clk_gating_wait_us;
|
|
|
|
if (!gating_wait) {
|
|
|
|
udelay(1);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* bRefClkGatingWaitTime defines the minimum
|
|
|
|
* time for which the reference clock is
|
|
|
|
* required by device during transition from
|
|
|
|
* HS-MODE to LS-MODE or HIBERN8 state. Give it
|
|
|
|
* more delay to be on the safe side.
|
|
|
|
*/
|
|
|
|
gating_wait += 10;
|
|
|
|
usleep_range(gating_wait, gating_wait + 10);
|
|
|
|
}
|
|
|
|
}
|
2015-10-28 19:15:51 +08:00
|
|
|
|
|
|
|
writel_relaxed(temp, host->dev_ref_clk_ctrl_mmio);
|
|
|
|
|
2022-05-04 16:42:10 +08:00
|
|
|
/*
|
|
|
|
* Make sure the write to ref_clk reaches the destination and
|
|
|
|
* not stored in a Write Buffer (WB).
|
|
|
|
*/
|
|
|
|
readl(host->dev_ref_clk_ctrl_mmio);
|
2015-10-28 19:15:51 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If we call hibern8 exit after this, we need to make sure that
|
|
|
|
* device ref_clk is stable for at least 1us before the hibern8
|
|
|
|
* exit command.
|
|
|
|
*/
|
|
|
|
if (enable)
|
|
|
|
udelay(1);
|
|
|
|
|
|
|
|
host->is_dev_ref_clk_enabled = enable;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
static int ufs_qcom_pwr_change_notify(struct ufs_hba *hba,
|
2015-10-28 19:15:51 +08:00
|
|
|
enum ufs_notify_change_status status,
|
2015-01-15 22:32:37 +08:00
|
|
|
struct ufs_pa_layer_attr *dev_max_params,
|
|
|
|
struct ufs_pa_layer_attr *dev_req_params)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2019-03-16 13:04:42 +08:00
|
|
|
struct ufs_dev_params ufs_qcom_cap;
|
2015-01-15 22:32:37 +08:00
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (!dev_req_params) {
|
|
|
|
pr_err("%s: incoming dev_req_params is NULL\n", __func__);
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (status) {
|
|
|
|
case PRE_CHANGE:
|
2020-11-16 14:50:49 +08:00
|
|
|
ufshcd_init_pwr_dev_param(&ufs_qcom_cap);
|
2015-01-15 22:32:37 +08:00
|
|
|
ufs_qcom_cap.hs_rate = UFS_QCOM_LIMIT_HS_RATE;
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
if (host->hw_ver.major == 0x1) {
|
|
|
|
/*
|
|
|
|
* HS-G3 operations may not reliably work on legacy QCOM
|
|
|
|
* UFS host controller hardware even though capability
|
|
|
|
* exchange during link startup phase may end up
|
|
|
|
* negotiating maximum supported gear as G3.
|
|
|
|
* Hence downgrade the maximum supported gear to HS-G2.
|
|
|
|
*/
|
|
|
|
if (ufs_qcom_cap.hs_tx_gear > UFS_HS_G2)
|
|
|
|
ufs_qcom_cap.hs_tx_gear = UFS_HS_G2;
|
|
|
|
if (ufs_qcom_cap.hs_rx_gear > UFS_HS_G2)
|
|
|
|
ufs_qcom_cap.hs_rx_gear = UFS_HS_G2;
|
|
|
|
}
|
|
|
|
|
2019-03-16 13:04:42 +08:00
|
|
|
ret = ufshcd_get_pwr_dev_param(&ufs_qcom_cap,
|
|
|
|
dev_max_params,
|
|
|
|
dev_req_params);
|
2015-01-15 22:32:37 +08:00
|
|
|
if (ret) {
|
|
|
|
pr_err("%s: failed to determine capabilities\n",
|
|
|
|
__func__);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2016-03-10 23:37:20 +08:00
|
|
|
/* enable the device ref clock before changing to HS mode */
|
|
|
|
if (!ufshcd_is_hs_mode(&hba->pwr_info) &&
|
|
|
|
ufshcd_is_hs_mode(dev_req_params))
|
|
|
|
ufs_qcom_dev_ref_clk_ctrl(host, true);
|
2020-02-12 13:38:29 +08:00
|
|
|
|
|
|
|
if (host->hw_ver.major >= 0x4) {
|
2020-11-16 14:50:54 +08:00
|
|
|
ufshcd_dme_configure_adapt(hba,
|
|
|
|
dev_req_params->gear_tx,
|
|
|
|
PA_INITIAL_ADAPT);
|
2020-02-12 13:38:29 +08:00
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
break;
|
|
|
|
case POST_CHANGE:
|
2015-10-28 19:15:51 +08:00
|
|
|
if (ufs_qcom_cfg_timers(hba, dev_req_params->gear_rx,
|
2015-01-15 22:32:37 +08:00
|
|
|
dev_req_params->pwr_rx,
|
2015-10-28 19:15:51 +08:00
|
|
|
dev_req_params->hs_rate, false)) {
|
2015-01-15 22:32:37 +08:00
|
|
|
dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
|
|
|
|
__func__);
|
|
|
|
/*
|
|
|
|
* we return error code at the end of the routine,
|
|
|
|
* but continue to configure UFS_PHY_TX_LANE_ENABLE
|
|
|
|
* and bus voting as usual
|
|
|
|
*/
|
|
|
|
ret = -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* cache the power mode parameters to use internally */
|
|
|
|
memcpy(&host->dev_req_params,
|
|
|
|
dev_req_params, sizeof(*dev_req_params));
|
2016-03-10 23:37:20 +08:00
|
|
|
|
|
|
|
/* disable the device ref clock if entered PWM mode */
|
|
|
|
if (ufshcd_is_hs_mode(&hba->pwr_info) &&
|
|
|
|
!ufshcd_is_hs_mode(dev_req_params))
|
|
|
|
ufs_qcom_dev_ref_clk_ctrl(host, false);
|
2015-01-15 22:32:37 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
ret = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
out:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-12-06 11:25:32 +08:00
|
|
|
static int ufs_qcom_quirk_host_pa_saveconfigtime(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
u32 pa_vs_config_reg1;
|
|
|
|
|
|
|
|
err = ufshcd_dme_get(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
|
|
|
|
&pa_vs_config_reg1);
|
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
/* Allow extension of MSB bits of PA_SaveConfigTime attribute */
|
|
|
|
err = ufshcd_dme_set(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
|
|
|
|
(pa_vs_config_reg1 | (1 << 12)));
|
|
|
|
|
|
|
|
out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_apply_dev_quirks(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
if (hba->dev_quirks & UFS_DEVICE_QUIRK_HOST_PA_SAVECONFIGTIME)
|
|
|
|
err = ufs_qcom_quirk_host_pa_saveconfigtime(hba);
|
|
|
|
|
2020-02-24 12:09:22 +08:00
|
|
|
if (hba->dev_info.wmanufacturerid == UFS_VENDOR_WDC)
|
|
|
|
hba->dev_quirks |= UFS_DEVICE_QUIRK_HOST_PA_TACTIVATE;
|
|
|
|
|
2016-12-06 11:25:32 +08:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2015-05-17 23:55:06 +08:00
|
|
|
static u32 ufs_qcom_get_ufs_hci_version(struct ufs_hba *hba)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-05-17 23:55:06 +08:00
|
|
|
|
|
|
|
if (host->hw_ver.major == 0x1)
|
2021-03-10 23:33:51 +08:00
|
|
|
return ufshci_version(1, 1);
|
2015-05-17 23:55:06 +08:00
|
|
|
else
|
2021-03-10 23:33:51 +08:00
|
|
|
return ufshci_version(2, 0);
|
2015-05-17 23:55:06 +08:00
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
/**
|
|
|
|
* ufs_qcom_advertise_quirks - advertise the known QCOM UFS controller quirks
|
|
|
|
* @hba: host controller instance
|
|
|
|
*
|
|
|
|
* QCOM UFS host controller might have some non standard behaviours (quirks)
|
|
|
|
* than what is specified by UFSHCI specification. Advertise all such
|
|
|
|
* quirks to standard UFS host controller driver so standard takes them into
|
|
|
|
* account.
|
|
|
|
*/
|
|
|
|
static void ufs_qcom_advertise_quirks(struct ufs_hba *hba)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-05-17 23:54:58 +08:00
|
|
|
if (host->hw_ver.major == 0x01) {
|
2015-05-17 23:55:02 +08:00
|
|
|
hba->quirks |= UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
|
2015-05-17 23:55:04 +08:00
|
|
|
| UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP
|
|
|
|
| UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-05-17 23:54:58 +08:00
|
|
|
if (host->hw_ver.minor == 0x0001 && host->hw_ver.step == 0x0001)
|
|
|
|
hba->quirks |= UFSHCD_QUIRK_BROKEN_INTR_AGGR;
|
2015-10-28 19:15:51 +08:00
|
|
|
|
|
|
|
hba->quirks |= UFSHCD_QUIRK_BROKEN_LCC;
|
2015-05-17 23:54:58 +08:00
|
|
|
}
|
|
|
|
|
2018-05-03 19:07:19 +08:00
|
|
|
if (host->hw_ver.major == 0x2) {
|
2015-05-17 23:55:06 +08:00
|
|
|
hba->quirks |= UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION;
|
2015-05-17 23:55:00 +08:00
|
|
|
|
2015-03-31 22:37:14 +08:00
|
|
|
if (!ufs_qcom_cap_qunipro(host))
|
|
|
|
/* Legacy UniPro mode still need following quirks */
|
2015-05-17 23:55:02 +08:00
|
|
|
hba->quirks |= (UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
|
2015-05-17 23:55:04 +08:00
|
|
|
| UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE
|
2015-05-17 23:55:02 +08:00
|
|
|
| UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP);
|
2015-03-31 22:37:14 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ufs_qcom_set_caps(struct ufs_hba *hba)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-03-31 22:37:14 +08:00
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
hba->caps |= UFSHCD_CAP_CLK_GATING | UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
|
|
|
|
hba->caps |= UFSHCD_CAP_CLK_SCALING;
|
|
|
|
hba->caps |= UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
|
2020-04-23 05:41:44 +08:00
|
|
|
hba->caps |= UFSHCD_CAP_WB_EN;
|
scsi: ufs-qcom: Add Inline Crypto Engine support
Add support for Qualcomm Inline Crypto Engine (ICE) to ufs-qcom.
The standards-compliant parts, such as querying the crypto capabilities and
enabling crypto for individual UFS requests, are already handled by
ufshcd-crypto.c, which itself is wired into the blk-crypto framework.
However, ICE requires vendor-specific init, enable, and resume logic, and
it requires that keys be programmed and evicted by vendor-specific SMC
calls. Make the ufs-qcom driver handle these details.
I tested this on Dragonboard 845c, which is a publicly available
development board that uses the Snapdragon 845 SoC and runs the upstream
Linux kernel. This is the same SoC used in the Pixel 3 and Pixel 3 XL
phones. This testing included (among other things) verifying that the
expected ciphertext was produced, both manually using ext4 encryption and
automatically using a block layer self-test I've written.
I've also tested that this driver works nearly as-is on the Snapdragon 765
and Snapdragon 865 SoCs. And others have tested it on Snapdragon 850,
Snapdragon 855, and Snapdragon 865 (see the Tested-by tags).
This is based very loosely on the vendor-provided driver in the kernel
source code for the Pixel 3, but I've greatly simplified it. Also, for now
I've only included support for major version 3 of ICE, since that's all I
have the hardware to test with the mainline kernel. Plus it appears that
version 3 is easier to use than older versions of ICE.
For now, only allow using AES-256-XTS. The hardware also declares support
for AES-128-XTS, AES-{128,256}-ECB, and AES-{128,256}-CBC (BitLocker
variant). But none of these others are really useful, and they'd need to
be individually tested to be sure they worked properly.
This commit also changes the name of the loadable module from "ufs-qcom" to
"ufs_qcom", as this is necessary to compile it from multiple source files
(unless we were to rename ufs-qcom.c).
Link: https://lore.kernel.org/r/20200710072013.177481-6-ebiggers@kernel.org
Tested-by: Steev Klimaszewski <steev@kali.org> # Lenovo Yoga C630
Tested-by: Thara Gopinath <thara.gopinath@linaro.org> # db845c, sm8150-mtp, sm8250-mtp
Reviewed-by: Avri Altman <avri.altman@wdc.com>
Acked-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Signed-off-by: Eric Biggers <ebiggers@google.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2020-07-10 15:20:12 +08:00
|
|
|
hba->caps |= UFSHCD_CAP_CRYPTO;
|
2020-10-28 03:10:37 +08:00
|
|
|
hba->caps |= UFSHCD_CAP_AGGR_POWER_COLLAPSE;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
if (host->hw_ver.major >= 0x2) {
|
|
|
|
host->caps = UFS_QCOM_CAP_QUNIPRO |
|
|
|
|
UFS_QCOM_CAP_RETAIN_SEC_CFG_AFTER_PWR_COLLAPSE;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
/**
|
|
|
|
* ufs_qcom_setup_clocks - enables/disable clocks
|
|
|
|
* @hba: host controller instance
|
|
|
|
* @on: If true, enable clocks else disable them.
|
2016-10-07 12:48:22 +08:00
|
|
|
* @status: PRE_CHANGE or POST_CHANGE notify
|
2015-10-28 19:15:51 +08:00
|
|
|
*
|
|
|
|
* Returns 0 on success, non-zero on failure.
|
|
|
|
*/
|
2016-10-07 12:48:22 +08:00
|
|
|
static int ufs_qcom_setup_clocks(struct ufs_hba *hba, bool on,
|
|
|
|
enum ufs_notify_change_status status)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* In case ufs_qcom_init() is not yet done, simply ignore.
|
|
|
|
* This ufs_qcom_setup_clocks() shall be called from
|
|
|
|
* ufs_qcom_init() after init is done.
|
|
|
|
*/
|
|
|
|
if (!host)
|
|
|
|
return 0;
|
|
|
|
|
2020-02-11 11:40:46 +08:00
|
|
|
switch (status) {
|
|
|
|
case PRE_CHANGE:
|
2020-08-05 00:10:33 +08:00
|
|
|
if (!on) {
|
2020-02-11 11:40:46 +08:00
|
|
|
if (!ufs_qcom_is_link_active(hba)) {
|
|
|
|
/* disable device ref_clk */
|
|
|
|
ufs_qcom_dev_ref_clk_ctrl(host, false);
|
|
|
|
}
|
2016-11-08 18:07:48 +08:00
|
|
|
}
|
2020-02-11 11:40:46 +08:00
|
|
|
break;
|
|
|
|
case POST_CHANGE:
|
|
|
|
if (on) {
|
|
|
|
/* enable the device ref clock for HS mode*/
|
|
|
|
if (ufshcd_is_hs_mode(&hba->pwr_info))
|
|
|
|
ufs_qcom_dev_ref_clk_ctrl(host, true);
|
|
|
|
}
|
|
|
|
break;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2021-09-07 12:41:11 +08:00
|
|
|
return 0;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2019-03-22 01:17:58 +08:00
|
|
|
static int
|
|
|
|
ufs_qcom_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
|
|
|
|
|
|
|
|
/* Currently this code only knows about a single reset. */
|
|
|
|
WARN_ON(id);
|
|
|
|
ufs_qcom_assert_reset(host->hba);
|
|
|
|
/* provide 1ms delay to let the reset pulse propagate. */
|
|
|
|
usleep_range(1000, 1100);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ufs_qcom_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
|
|
|
|
|
|
|
|
/* Currently this code only knows about a single reset. */
|
|
|
|
WARN_ON(id);
|
|
|
|
ufs_qcom_deassert_reset(host->hba);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* after reset deassertion, phy will need all ref clocks,
|
|
|
|
* voltage, current to settle down before starting serdes.
|
|
|
|
*/
|
|
|
|
usleep_range(1000, 1100);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct reset_control_ops ufs_qcom_reset_ops = {
|
|
|
|
.assert = ufs_qcom_reset_assert,
|
|
|
|
.deassert = ufs_qcom_reset_deassert,
|
|
|
|
};
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
/**
|
|
|
|
* ufs_qcom_init - bind phy with controller
|
|
|
|
* @hba: host controller instance
|
|
|
|
*
|
|
|
|
* Binds PHY with controller and powers up PHY enabling clocks
|
|
|
|
* and regulators.
|
|
|
|
*
|
|
|
|
* Returns -EPROBE_DEFER if binding fails, returns negative error
|
|
|
|
* on phy power up failure and returns zero on success.
|
|
|
|
*/
|
|
|
|
static int ufs_qcom_init(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
struct device *dev = hba->dev;
|
2015-10-28 19:15:51 +08:00
|
|
|
struct platform_device *pdev = to_platform_device(dev);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct ufs_qcom_host *host;
|
2015-10-28 19:15:51 +08:00
|
|
|
struct resource *res;
|
2020-11-26 10:01:01 +08:00
|
|
|
struct ufs_clk_info *clki;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
|
|
|
|
if (!host) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
dev_err(dev, "%s: no memory for qcom ufs host\n", __func__);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
/* Make a two way bind between the qcom host and the hba */
|
2015-01-15 22:32:37 +08:00
|
|
|
host->hba = hba;
|
2015-10-28 19:15:47 +08:00
|
|
|
ufshcd_set_variant(hba, host);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2022-05-04 16:42:08 +08:00
|
|
|
/* Setup the optional reset control of HCI */
|
|
|
|
host->core_reset = devm_reset_control_get_optional(hba->dev, "rst");
|
2019-11-15 14:09:25 +08:00
|
|
|
if (IS_ERR(host->core_reset)) {
|
2022-05-04 16:42:08 +08:00
|
|
|
err = dev_err_probe(dev, PTR_ERR(host->core_reset),
|
|
|
|
"Failed to get reset control\n");
|
|
|
|
goto out_variant_clear;
|
2019-11-15 14:09:25 +08:00
|
|
|
}
|
|
|
|
|
2019-03-22 01:17:58 +08:00
|
|
|
/* Fire up the reset controller. Failure here is non-fatal. */
|
|
|
|
host->rcdev.of_node = dev->of_node;
|
|
|
|
host->rcdev.ops = &ufs_qcom_reset_ops;
|
|
|
|
host->rcdev.owner = dev->driver->owner;
|
|
|
|
host->rcdev.nr_resets = 1;
|
|
|
|
err = devm_reset_controller_register(dev, &host->rcdev);
|
|
|
|
if (err) {
|
|
|
|
dev_warn(dev, "Failed to register reset controller\n");
|
|
|
|
err = 0;
|
|
|
|
}
|
|
|
|
|
2022-05-04 16:42:09 +08:00
|
|
|
if (!has_acpi_companion(dev)) {
|
|
|
|
host->generic_phy = devm_phy_get(dev, "ufsphy");
|
|
|
|
if (IS_ERR(host->generic_phy)) {
|
|
|
|
err = dev_err_probe(dev, PTR_ERR(host->generic_phy), "Failed to get PHY\n");
|
2019-06-17 19:54:54 +08:00
|
|
|
goto out_variant_clear;
|
|
|
|
}
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2019-08-29 03:17:55 +08:00
|
|
|
host->device_reset = devm_gpiod_get_optional(dev, "reset",
|
|
|
|
GPIOD_OUT_HIGH);
|
|
|
|
if (IS_ERR(host->device_reset)) {
|
|
|
|
err = PTR_ERR(host->device_reset);
|
|
|
|
if (err != -EPROBE_DEFER)
|
|
|
|
dev_err(dev, "failed to acquire reset gpio: %d\n", err);
|
|
|
|
goto out_variant_clear;
|
|
|
|
}
|
|
|
|
|
2015-03-31 22:37:13 +08:00
|
|
|
ufs_qcom_get_controller_revision(hba, &host->hw_ver.major,
|
|
|
|
&host->hw_ver.minor, &host->hw_ver.step);
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
/*
|
|
|
|
* for newer controllers, device reference clock control bit has
|
|
|
|
* moved inside UFS controller register address space itself.
|
|
|
|
*/
|
|
|
|
if (host->hw_ver.major >= 0x02) {
|
|
|
|
host->dev_ref_clk_ctrl_mmio = hba->mmio_base + REG_UFS_CFG1;
|
|
|
|
host->dev_ref_clk_en_mask = BIT(26);
|
|
|
|
} else {
|
|
|
|
/* "dev_ref_clk_ctrl_mem" is optional resource */
|
2020-07-10 15:20:09 +08:00
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
|
|
|
|
"dev_ref_clk_ctrl_mem");
|
2015-10-28 19:15:51 +08:00
|
|
|
if (res) {
|
|
|
|
host->dev_ref_clk_ctrl_mmio =
|
|
|
|
devm_ioremap_resource(dev, res);
|
2021-04-09 15:55:22 +08:00
|
|
|
if (IS_ERR(host->dev_ref_clk_ctrl_mmio))
|
2015-10-28 19:15:51 +08:00
|
|
|
host->dev_ref_clk_ctrl_mmio = NULL;
|
|
|
|
host->dev_ref_clk_en_mask = BIT(5);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-11-26 10:01:01 +08:00
|
|
|
list_for_each_entry(clki, &hba->clk_list_head, list) {
|
|
|
|
if (!strcmp(clki->name, "core_clk_unipro"))
|
|
|
|
clki->keep_link_active = true;
|
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
err = ufs_qcom_init_lane_clks(host);
|
|
|
|
if (err)
|
2017-10-12 14:19:36 +08:00
|
|
|
goto out_variant_clear;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-03-31 22:37:14 +08:00
|
|
|
ufs_qcom_set_caps(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
ufs_qcom_advertise_quirks(hba);
|
|
|
|
|
scsi: ufs-qcom: Add Inline Crypto Engine support
Add support for Qualcomm Inline Crypto Engine (ICE) to ufs-qcom.
The standards-compliant parts, such as querying the crypto capabilities and
enabling crypto for individual UFS requests, are already handled by
ufshcd-crypto.c, which itself is wired into the blk-crypto framework.
However, ICE requires vendor-specific init, enable, and resume logic, and
it requires that keys be programmed and evicted by vendor-specific SMC
calls. Make the ufs-qcom driver handle these details.
I tested this on Dragonboard 845c, which is a publicly available
development board that uses the Snapdragon 845 SoC and runs the upstream
Linux kernel. This is the same SoC used in the Pixel 3 and Pixel 3 XL
phones. This testing included (among other things) verifying that the
expected ciphertext was produced, both manually using ext4 encryption and
automatically using a block layer self-test I've written.
I've also tested that this driver works nearly as-is on the Snapdragon 765
and Snapdragon 865 SoCs. And others have tested it on Snapdragon 850,
Snapdragon 855, and Snapdragon 865 (see the Tested-by tags).
This is based very loosely on the vendor-provided driver in the kernel
source code for the Pixel 3, but I've greatly simplified it. Also, for now
I've only included support for major version 3 of ICE, since that's all I
have the hardware to test with the mainline kernel. Plus it appears that
version 3 is easier to use than older versions of ICE.
For now, only allow using AES-256-XTS. The hardware also declares support
for AES-128-XTS, AES-{128,256}-ECB, and AES-{128,256}-CBC (BitLocker
variant). But none of these others are really useful, and they'd need to
be individually tested to be sure they worked properly.
This commit also changes the name of the loadable module from "ufs-qcom" to
"ufs_qcom", as this is necessary to compile it from multiple source files
(unless we were to rename ufs-qcom.c).
Link: https://lore.kernel.org/r/20200710072013.177481-6-ebiggers@kernel.org
Tested-by: Steev Klimaszewski <steev@kali.org> # Lenovo Yoga C630
Tested-by: Thara Gopinath <thara.gopinath@linaro.org> # db845c, sm8150-mtp, sm8250-mtp
Reviewed-by: Avri Altman <avri.altman@wdc.com>
Acked-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Signed-off-by: Eric Biggers <ebiggers@google.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2020-07-10 15:20:12 +08:00
|
|
|
err = ufs_qcom_ice_init(host);
|
|
|
|
if (err)
|
|
|
|
goto out_variant_clear;
|
|
|
|
|
2016-10-07 12:48:22 +08:00
|
|
|
ufs_qcom_setup_clocks(hba, true, POST_CHANGE);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
if (hba->dev->id < MAX_UFS_QCOM_HOSTS)
|
|
|
|
ufs_qcom_hosts[hba->dev->id] = host;
|
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
host->dbg_print_en |= UFS_QCOM_DEFAULT_DBG_PRINT_EN;
|
|
|
|
ufs_qcom_get_default_testbus_cfg(host);
|
|
|
|
err = ufs_qcom_testbus_config(host);
|
|
|
|
if (err) {
|
|
|
|
dev_warn(dev, "%s: failed to configure the testbus %d\n",
|
|
|
|
__func__, err);
|
|
|
|
err = 0;
|
|
|
|
}
|
|
|
|
|
2015-01-15 22:32:37 +08:00
|
|
|
goto out;
|
|
|
|
|
2016-11-20 14:34:51 +08:00
|
|
|
out_variant_clear:
|
2015-10-28 19:15:47 +08:00
|
|
|
ufshcd_set_variant(hba, NULL);
|
2015-01-15 22:32:37 +08:00
|
|
|
out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ufs_qcom_exit(struct ufs_hba *hba)
|
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
|
|
|
|
ufs_qcom_disable_lane_clks(host);
|
|
|
|
phy_power_off(host->generic_phy);
|
2016-11-08 18:07:50 +08:00
|
|
|
phy_exit(host->generic_phy);
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
|
|
|
|
u32 clk_cycles)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
u32 core_clk_ctrl_reg;
|
|
|
|
|
|
|
|
if (clk_cycles > DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
err = ufshcd_dme_get(hba,
|
|
|
|
UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
|
|
|
|
&core_clk_ctrl_reg);
|
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK;
|
|
|
|
core_clk_ctrl_reg |= clk_cycles;
|
|
|
|
|
|
|
|
/* Clear CORE_CLK_DIV_EN */
|
|
|
|
core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
|
|
|
|
|
|
|
|
err = ufshcd_dme_set(hba,
|
|
|
|
UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
|
|
|
|
core_clk_ctrl_reg);
|
|
|
|
out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_clk_scale_up_pre_change(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
/* nothing to do as of now */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_clk_scale_up_post_change(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
|
|
|
|
|
|
|
if (!ufs_qcom_cap_qunipro(host))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* set unipro core clock cycles to 150 and clear clock divider */
|
|
|
|
return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 150);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_clk_scale_down_pre_change(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
|
|
|
int err;
|
|
|
|
u32 core_clk_ctrl_reg;
|
|
|
|
|
|
|
|
if (!ufs_qcom_cap_qunipro(host))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err = ufshcd_dme_get(hba,
|
|
|
|
UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
|
|
|
|
&core_clk_ctrl_reg);
|
|
|
|
|
|
|
|
/* make sure CORE_CLK_DIV_EN is cleared */
|
|
|
|
if (!err &&
|
|
|
|
(core_clk_ctrl_reg & DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT)) {
|
|
|
|
core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
|
|
|
|
err = ufshcd_dme_set(hba,
|
|
|
|
UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
|
|
|
|
core_clk_ctrl_reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_clk_scale_down_post_change(struct ufs_hba *hba)
|
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
|
|
|
|
|
|
|
if (!ufs_qcom_cap_qunipro(host))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* set unipro core clock cycles to 75 and clear clock divider */
|
|
|
|
return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 75);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ufs_qcom_clk_scale_notify(struct ufs_hba *hba,
|
|
|
|
bool scale_up, enum ufs_notify_change_status status)
|
2015-01-15 22:32:37 +08:00
|
|
|
{
|
2015-10-28 19:15:47 +08:00
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
2015-01-15 22:32:37 +08:00
|
|
|
struct ufs_pa_layer_attr *dev_req_params = &host->dev_req_params;
|
2015-10-28 19:15:51 +08:00
|
|
|
int err = 0;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
if (status == PRE_CHANGE) {
|
2021-09-28 17:06:13 +08:00
|
|
|
err = ufshcd_uic_hibern8_enter(hba);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2015-10-28 19:15:51 +08:00
|
|
|
if (scale_up)
|
|
|
|
err = ufs_qcom_clk_scale_up_pre_change(hba);
|
|
|
|
else
|
|
|
|
err = ufs_qcom_clk_scale_down_pre_change(hba);
|
2021-09-28 17:06:13 +08:00
|
|
|
if (err)
|
|
|
|
ufshcd_uic_hibern8_exit(hba);
|
|
|
|
|
2015-10-28 19:15:51 +08:00
|
|
|
} else {
|
|
|
|
if (scale_up)
|
|
|
|
err = ufs_qcom_clk_scale_up_post_change(hba);
|
|
|
|
else
|
|
|
|
err = ufs_qcom_clk_scale_down_post_change(hba);
|
|
|
|
|
2021-09-28 17:06:13 +08:00
|
|
|
|
|
|
|
if (err || !dev_req_params) {
|
|
|
|
ufshcd_uic_hibern8_exit(hba);
|
2015-10-28 19:15:51 +08:00
|
|
|
goto out;
|
2021-09-28 17:06:13 +08:00
|
|
|
}
|
2015-10-28 19:15:51 +08:00
|
|
|
|
|
|
|
ufs_qcom_cfg_timers(hba,
|
|
|
|
dev_req_params->gear_rx,
|
|
|
|
dev_req_params->pwr_rx,
|
|
|
|
dev_req_params->hs_rate,
|
|
|
|
false);
|
2021-09-28 17:06:13 +08:00
|
|
|
ufshcd_uic_hibern8_exit(hba);
|
2015-10-28 19:15:51 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
out:
|
|
|
|
return err;
|
2015-10-28 19:15:50 +08:00
|
|
|
}
|
|
|
|
|
2016-03-10 23:37:21 +08:00
|
|
|
static void ufs_qcom_print_hw_debug_reg_all(struct ufs_hba *hba,
|
|
|
|
void *priv, void (*print_fn)(struct ufs_hba *hba,
|
2018-06-14 16:14:09 +08:00
|
|
|
int offset, int num_regs, const char *str, void *priv))
|
2016-03-10 23:37:21 +08:00
|
|
|
{
|
|
|
|
u32 reg;
|
|
|
|
struct ufs_qcom_host *host;
|
|
|
|
|
|
|
|
if (unlikely(!hba)) {
|
|
|
|
pr_err("%s: hba is NULL\n", __func__);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (unlikely(!print_fn)) {
|
|
|
|
dev_err(hba->dev, "%s: print_fn is NULL\n", __func__);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
host = ufshcd_get_variant(hba);
|
|
|
|
if (!(host->dbg_print_en & UFS_QCOM_DBG_PRINT_REGS_EN))
|
|
|
|
return;
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_REG_OCSC);
|
|
|
|
print_fn(hba, reg, 44, "UFS_UFS_DBG_RD_REG_OCSC ", priv);
|
|
|
|
|
|
|
|
reg = ufshcd_readl(hba, REG_UFS_CFG1);
|
2017-10-03 23:21:23 +08:00
|
|
|
reg |= UTP_DBG_RAMS_EN;
|
2016-03-10 23:37:21 +08:00
|
|
|
ufshcd_writel(hba, reg, REG_UFS_CFG1);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_EDTL_RAM);
|
|
|
|
print_fn(hba, reg, 32, "UFS_UFS_DBG_RD_EDTL_RAM ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_DESC_RAM);
|
|
|
|
print_fn(hba, reg, 128, "UFS_UFS_DBG_RD_DESC_RAM ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_PRDT_RAM);
|
|
|
|
print_fn(hba, reg, 64, "UFS_UFS_DBG_RD_PRDT_RAM ", priv);
|
|
|
|
|
2016-12-06 11:25:42 +08:00
|
|
|
/* clear bit 17 - UTP_DBG_RAMS_EN */
|
2017-10-03 23:21:23 +08:00
|
|
|
ufshcd_rmwl(hba, UTP_DBG_RAMS_EN, 0, REG_UFS_CFG1);
|
2016-03-10 23:37:21 +08:00
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UAWM);
|
|
|
|
print_fn(hba, reg, 4, "UFS_DBG_RD_REG_UAWM ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UARM);
|
|
|
|
print_fn(hba, reg, 4, "UFS_DBG_RD_REG_UARM ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TXUC);
|
|
|
|
print_fn(hba, reg, 48, "UFS_DBG_RD_REG_TXUC ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_RXUC);
|
|
|
|
print_fn(hba, reg, 27, "UFS_DBG_RD_REG_RXUC ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_DFC);
|
|
|
|
print_fn(hba, reg, 19, "UFS_DBG_RD_REG_DFC ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TRLUT);
|
|
|
|
print_fn(hba, reg, 34, "UFS_DBG_RD_REG_TRLUT ", priv);
|
|
|
|
|
|
|
|
reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TMRLUT);
|
|
|
|
print_fn(hba, reg, 9, "UFS_DBG_RD_REG_TMRLUT ", priv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ufs_qcom_enable_test_bus(struct ufs_qcom_host *host)
|
|
|
|
{
|
2017-02-04 08:58:12 +08:00
|
|
|
if (host->dbg_print_en & UFS_QCOM_DBG_PRINT_TEST_BUS_EN) {
|
|
|
|
ufshcd_rmwl(host->hba, UFS_REG_TEST_BUS_EN,
|
|
|
|
UFS_REG_TEST_BUS_EN, REG_UFS_CFG1);
|
2016-03-10 23:37:21 +08:00
|
|
|
ufshcd_rmwl(host->hba, TEST_BUS_EN, TEST_BUS_EN, REG_UFS_CFG1);
|
2017-02-04 08:58:12 +08:00
|
|
|
} else {
|
|
|
|
ufshcd_rmwl(host->hba, UFS_REG_TEST_BUS_EN, 0, REG_UFS_CFG1);
|
2016-03-10 23:37:21 +08:00
|
|
|
ufshcd_rmwl(host->hba, TEST_BUS_EN, 0, REG_UFS_CFG1);
|
2017-02-04 08:58:12 +08:00
|
|
|
}
|
2016-03-10 23:37:21 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
/* provide a legal default configuration */
|
2017-02-04 08:58:12 +08:00
|
|
|
host->testbus.select_major = TSTBUS_UNIPRO;
|
|
|
|
host->testbus.select_minor = 37;
|
2015-10-28 19:15:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static bool ufs_qcom_testbus_cfg_is_ok(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
if (host->testbus.select_major >= TSTBUS_MAX) {
|
|
|
|
dev_err(host->hba->dev,
|
|
|
|
"%s: UFS_CFG1[TEST_BUS_SEL} may not equal 0x%05X\n",
|
|
|
|
__func__, host->testbus.select_major);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ufs_qcom_testbus_config(struct ufs_qcom_host *host)
|
|
|
|
{
|
|
|
|
int reg;
|
|
|
|
int offset;
|
|
|
|
u32 mask = TEST_BUS_SUB_SEL_MASK;
|
|
|
|
|
|
|
|
if (!host)
|
|
|
|
return -EINVAL;
|
2015-01-15 22:32:37 +08:00
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
if (!ufs_qcom_testbus_cfg_is_ok(host))
|
|
|
|
return -EPERM;
|
|
|
|
|
|
|
|
switch (host->testbus.select_major) {
|
|
|
|
case TSTBUS_UAWM:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_0;
|
|
|
|
offset = 24;
|
|
|
|
break;
|
|
|
|
case TSTBUS_UARM:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_0;
|
|
|
|
offset = 16;
|
|
|
|
break;
|
|
|
|
case TSTBUS_TXUC:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_0;
|
|
|
|
offset = 8;
|
|
|
|
break;
|
|
|
|
case TSTBUS_RXUC:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_0;
|
|
|
|
offset = 0;
|
|
|
|
break;
|
|
|
|
case TSTBUS_DFC:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_1;
|
|
|
|
offset = 24;
|
|
|
|
break;
|
|
|
|
case TSTBUS_TRLUT:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_1;
|
|
|
|
offset = 16;
|
|
|
|
break;
|
|
|
|
case TSTBUS_TMRLUT:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_1;
|
|
|
|
offset = 8;
|
|
|
|
break;
|
|
|
|
case TSTBUS_OCSC:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_1;
|
|
|
|
offset = 0;
|
|
|
|
break;
|
|
|
|
case TSTBUS_WRAPPER:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_2;
|
|
|
|
offset = 16;
|
|
|
|
break;
|
|
|
|
case TSTBUS_COMBINED:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_2;
|
|
|
|
offset = 8;
|
|
|
|
break;
|
|
|
|
case TSTBUS_UTP_HCI:
|
|
|
|
reg = UFS_TEST_BUS_CTRL_2;
|
|
|
|
offset = 0;
|
|
|
|
break;
|
|
|
|
case TSTBUS_UNIPRO:
|
|
|
|
reg = UFS_UNIPRO_CFG;
|
2017-02-04 08:58:12 +08:00
|
|
|
offset = 20;
|
|
|
|
mask = 0xFFF;
|
2015-10-28 19:15:50 +08:00
|
|
|
break;
|
|
|
|
/*
|
|
|
|
* No need for a default case, since
|
|
|
|
* ufs_qcom_testbus_cfg_is_ok() checks that the configuration
|
|
|
|
* is legal
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
mask <<= offset;
|
|
|
|
ufshcd_rmwl(host->hba, TEST_BUS_SEL,
|
|
|
|
(u32)host->testbus.select_major << 19,
|
|
|
|
REG_UFS_CFG1);
|
|
|
|
ufshcd_rmwl(host->hba, mask,
|
|
|
|
(u32)host->testbus.select_minor << offset,
|
|
|
|
reg);
|
2016-03-10 23:37:21 +08:00
|
|
|
ufs_qcom_enable_test_bus(host);
|
2017-02-04 08:58:12 +08:00
|
|
|
/*
|
|
|
|
* Make sure the test bus configuration is
|
|
|
|
* committed before returning.
|
|
|
|
*/
|
|
|
|
mb();
|
2015-10-28 19:15:50 +08:00
|
|
|
|
|
|
|
return 0;
|
2015-01-15 22:32:37 +08:00
|
|
|
}
|
|
|
|
|
2015-10-28 19:15:50 +08:00
|
|
|
static void ufs_qcom_dump_dbg_regs(struct ufs_hba *hba)
|
|
|
|
{
|
2018-06-14 16:14:09 +08:00
|
|
|
ufshcd_dump_regs(hba, REG_UFS_SYS1CLK_1US, 16 * 4,
|
|
|
|
"HCI Vendor Specific Registers ");
|
2015-10-28 19:15:50 +08:00
|
|
|
|
2016-03-10 23:37:21 +08:00
|
|
|
ufs_qcom_print_hw_debug_reg_all(hba, NULL, ufs_qcom_dump_regs_wrapper);
|
2015-10-28 19:15:50 +08:00
|
|
|
}
|
2016-03-10 23:37:21 +08:00
|
|
|
|
2019-08-29 03:17:55 +08:00
|
|
|
/**
|
|
|
|
* ufs_qcom_device_reset() - toggle the (optional) device reset line
|
|
|
|
* @hba: per-adapter instance
|
|
|
|
*
|
|
|
|
* Toggles the (optional) reset line to reset the attached device.
|
|
|
|
*/
|
2020-11-03 22:14:03 +08:00
|
|
|
static int ufs_qcom_device_reset(struct ufs_hba *hba)
|
2019-08-29 03:17:55 +08:00
|
|
|
{
|
|
|
|
struct ufs_qcom_host *host = ufshcd_get_variant(hba);
|
|
|
|
|
|
|
|
/* reset gpio is optional */
|
|
|
|
if (!host->device_reset)
|
2020-11-03 22:14:03 +08:00
|
|
|
return -EOPNOTSUPP;
|
2019-08-29 03:17:55 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The UFS device shall detect reset pulses of 1us, sleep for 10us to
|
|
|
|
* be on the safe side.
|
|
|
|
*/
|
2021-01-08 18:56:25 +08:00
|
|
|
ufs_qcom_device_reset_ctrl(hba, true);
|
2019-08-29 03:17:55 +08:00
|
|
|
usleep_range(10, 15);
|
|
|
|
|
2021-01-08 18:56:25 +08:00
|
|
|
ufs_qcom_device_reset_ctrl(hba, false);
|
2019-08-29 03:17:55 +08:00
|
|
|
usleep_range(10, 15);
|
2020-11-03 22:14:03 +08:00
|
|
|
|
|
|
|
return 0;
|
2019-08-29 03:17:55 +08:00
|
|
|
}
|
|
|
|
|
2020-03-26 02:29:02 +08:00
|
|
|
#if IS_ENABLED(CONFIG_DEVFREQ_GOV_SIMPLE_ONDEMAND)
|
|
|
|
static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
|
2022-04-20 06:57:57 +08:00
|
|
|
struct devfreq_dev_profile *p,
|
|
|
|
struct devfreq_simple_ondemand_data *d)
|
2020-03-26 02:29:02 +08:00
|
|
|
{
|
|
|
|
p->polling_ms = 60;
|
|
|
|
d->upthreshold = 70;
|
|
|
|
d->downdifferential = 5;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
|
2022-04-20 06:57:57 +08:00
|
|
|
struct devfreq_dev_profile *p,
|
|
|
|
struct devfreq_simple_ondemand_data *data)
|
2020-03-26 02:29:02 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-07-23 20:24:09 +08:00
|
|
|
/*
|
2015-01-15 22:32:37 +08:00
|
|
|
* struct ufs_hba_qcom_vops - UFS QCOM specific variant operations
|
|
|
|
*
|
|
|
|
* The variant operations configure the necessary controller and PHY
|
|
|
|
* handshake during initialization.
|
|
|
|
*/
|
2019-08-19 15:55:57 +08:00
|
|
|
static const struct ufs_hba_variant_ops ufs_hba_qcom_vops = {
|
2015-01-15 22:32:37 +08:00
|
|
|
.name = "qcom",
|
|
|
|
.init = ufs_qcom_init,
|
|
|
|
.exit = ufs_qcom_exit,
|
2015-05-17 23:55:06 +08:00
|
|
|
.get_ufs_hci_version = ufs_qcom_get_ufs_hci_version,
|
2015-01-15 22:32:37 +08:00
|
|
|
.clk_scale_notify = ufs_qcom_clk_scale_notify,
|
|
|
|
.setup_clocks = ufs_qcom_setup_clocks,
|
|
|
|
.hce_enable_notify = ufs_qcom_hce_enable_notify,
|
|
|
|
.link_startup_notify = ufs_qcom_link_startup_notify,
|
|
|
|
.pwr_change_notify = ufs_qcom_pwr_change_notify,
|
2016-12-06 11:25:32 +08:00
|
|
|
.apply_dev_quirks = ufs_qcom_apply_dev_quirks,
|
2015-01-15 22:32:37 +08:00
|
|
|
.suspend = ufs_qcom_suspend,
|
|
|
|
.resume = ufs_qcom_resume,
|
2015-10-28 19:15:50 +08:00
|
|
|
.dbg_register_dump = ufs_qcom_dump_dbg_regs,
|
2019-08-29 03:17:55 +08:00
|
|
|
.device_reset = ufs_qcom_device_reset,
|
2020-03-26 02:29:02 +08:00
|
|
|
.config_scaling_param = ufs_qcom_config_scaling_param,
|
scsi: ufs-qcom: Add Inline Crypto Engine support
Add support for Qualcomm Inline Crypto Engine (ICE) to ufs-qcom.
The standards-compliant parts, such as querying the crypto capabilities and
enabling crypto for individual UFS requests, are already handled by
ufshcd-crypto.c, which itself is wired into the blk-crypto framework.
However, ICE requires vendor-specific init, enable, and resume logic, and
it requires that keys be programmed and evicted by vendor-specific SMC
calls. Make the ufs-qcom driver handle these details.
I tested this on Dragonboard 845c, which is a publicly available
development board that uses the Snapdragon 845 SoC and runs the upstream
Linux kernel. This is the same SoC used in the Pixel 3 and Pixel 3 XL
phones. This testing included (among other things) verifying that the
expected ciphertext was produced, both manually using ext4 encryption and
automatically using a block layer self-test I've written.
I've also tested that this driver works nearly as-is on the Snapdragon 765
and Snapdragon 865 SoCs. And others have tested it on Snapdragon 850,
Snapdragon 855, and Snapdragon 865 (see the Tested-by tags).
This is based very loosely on the vendor-provided driver in the kernel
source code for the Pixel 3, but I've greatly simplified it. Also, for now
I've only included support for major version 3 of ICE, since that's all I
have the hardware to test with the mainline kernel. Plus it appears that
version 3 is easier to use than older versions of ICE.
For now, only allow using AES-256-XTS. The hardware also declares support
for AES-128-XTS, AES-{128,256}-ECB, and AES-{128,256}-CBC (BitLocker
variant). But none of these others are really useful, and they'd need to
be individually tested to be sure they worked properly.
This commit also changes the name of the loadable module from "ufs-qcom" to
"ufs_qcom", as this is necessary to compile it from multiple source files
(unless we were to rename ufs-qcom.c).
Link: https://lore.kernel.org/r/20200710072013.177481-6-ebiggers@kernel.org
Tested-by: Steev Klimaszewski <steev@kali.org> # Lenovo Yoga C630
Tested-by: Thara Gopinath <thara.gopinath@linaro.org> # db845c, sm8150-mtp, sm8250-mtp
Reviewed-by: Avri Altman <avri.altman@wdc.com>
Acked-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Signed-off-by: Eric Biggers <ebiggers@google.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2020-07-10 15:20:12 +08:00
|
|
|
.program_key = ufs_qcom_ice_program_key,
|
2015-01-15 22:32:37 +08:00
|
|
|
};
|
2015-10-28 19:15:45 +08:00
|
|
|
|
2015-10-28 19:15:49 +08:00
|
|
|
/**
|
|
|
|
* ufs_qcom_probe - probe routine of the driver
|
|
|
|
* @pdev: pointer to Platform device handle
|
|
|
|
*
|
|
|
|
* Return zero for success and non-zero for failure
|
|
|
|
*/
|
|
|
|
static int ufs_qcom_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
|
|
|
|
/* Perform generic probe */
|
|
|
|
err = ufshcd_pltfrm_init(pdev, &ufs_hba_qcom_vops);
|
|
|
|
if (err)
|
|
|
|
dev_err(dev, "ufshcd_pltfrm_init() failed %d\n", err);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ufs_qcom_remove - set driver_data of the device to NULL
|
|
|
|
* @pdev: pointer to platform device handle
|
|
|
|
*
|
2016-03-10 23:37:19 +08:00
|
|
|
* Always returns 0
|
2015-10-28 19:15:49 +08:00
|
|
|
*/
|
|
|
|
static int ufs_qcom_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct ufs_hba *hba = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
pm_runtime_get_sync(&(pdev)->dev);
|
|
|
|
ufshcd_remove(hba);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct of_device_id ufs_qcom_of_match[] = {
|
|
|
|
{ .compatible = "qcom,ufshc"},
|
|
|
|
{},
|
|
|
|
};
|
2017-01-02 22:04:58 +08:00
|
|
|
MODULE_DEVICE_TABLE(of, ufs_qcom_of_match);
|
2015-10-28 19:15:49 +08:00
|
|
|
|
2019-06-17 19:54:54 +08:00
|
|
|
#ifdef CONFIG_ACPI
|
|
|
|
static const struct acpi_device_id ufs_qcom_acpi_match[] = {
|
|
|
|
{ "QCOM24A5" },
|
|
|
|
{ },
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(acpi, ufs_qcom_acpi_match);
|
|
|
|
#endif
|
|
|
|
|
2015-10-28 19:15:49 +08:00
|
|
|
static const struct dev_pm_ops ufs_qcom_pm_ops = {
|
2021-07-22 11:34:23 +08:00
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(ufshcd_system_suspend, ufshcd_system_resume)
|
|
|
|
SET_RUNTIME_PM_OPS(ufshcd_runtime_suspend, ufshcd_runtime_resume, NULL)
|
2021-04-24 08:20:16 +08:00
|
|
|
.prepare = ufshcd_suspend_prepare,
|
|
|
|
.complete = ufshcd_resume_complete,
|
2015-10-28 19:15:49 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_driver ufs_qcom_pltform = {
|
|
|
|
.probe = ufs_qcom_probe,
|
|
|
|
.remove = ufs_qcom_remove,
|
|
|
|
.shutdown = ufshcd_pltfrm_shutdown,
|
|
|
|
.driver = {
|
|
|
|
.name = "ufshcd-qcom",
|
|
|
|
.pm = &ufs_qcom_pm_ops,
|
|
|
|
.of_match_table = of_match_ptr(ufs_qcom_of_match),
|
2019-06-17 19:54:54 +08:00
|
|
|
.acpi_match_table = ACPI_PTR(ufs_qcom_acpi_match),
|
2015-10-28 19:15:49 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
module_platform_driver(ufs_qcom_pltform);
|
|
|
|
|
2015-10-28 19:15:45 +08:00
|
|
|
MODULE_LICENSE("GPL v2");
|