2014-10-27 16:12:02 +08:00
|
|
|
/*
|
|
|
|
* Support of MSI, HPET and DMAR interrupts.
|
|
|
|
*
|
|
|
|
* Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
|
|
|
|
* Moved from arch/x86/kernel/apic/io_apic.c.
|
2015-04-13 14:11:35 +08:00
|
|
|
* Jiang Liu <jiang.liu@linux.intel.com>
|
|
|
|
* Convert to hierarchical irqdomain
|
2014-10-27 16:12:02 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/interrupt.h>
|
2018-07-29 18:15:33 +08:00
|
|
|
#include <linux/irq.h>
|
2014-10-27 16:12:02 +08:00
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/dmar.h>
|
|
|
|
#include <linux/hpet.h>
|
|
|
|
#include <linux/msi.h>
|
2015-04-14 10:30:09 +08:00
|
|
|
#include <asm/irqdomain.h>
|
2014-10-27 16:12:02 +08:00
|
|
|
#include <asm/msidef.h>
|
|
|
|
#include <asm/hpet.h>
|
|
|
|
#include <asm/hw_irq.h>
|
|
|
|
#include <asm/apic.h>
|
|
|
|
#include <asm/irq_remapping.h>
|
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
static struct irq_domain *msi_default_domain;
|
|
|
|
|
2015-04-13 14:11:34 +08:00
|
|
|
static void irq_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg = irqd_cfg(data);
|
|
|
|
|
|
|
|
msg->address_hi = MSI_ADDR_BASE_HI;
|
|
|
|
|
|
|
|
if (x2apic_enabled())
|
|
|
|
msg->address_hi |= MSI_ADDR_EXT_DEST_ID(cfg->dest_apicid);
|
|
|
|
|
|
|
|
msg->address_lo =
|
|
|
|
MSI_ADDR_BASE_LO |
|
|
|
|
((apic->irq_dest_mode == 0) ?
|
|
|
|
MSI_ADDR_DEST_MODE_PHYSICAL :
|
|
|
|
MSI_ADDR_DEST_MODE_LOGICAL) |
|
2017-12-28 18:33:33 +08:00
|
|
|
MSI_ADDR_REDIRECTION_CPU |
|
2015-04-13 14:11:34 +08:00
|
|
|
MSI_ADDR_DEST_ID(cfg->dest_apicid);
|
|
|
|
|
|
|
|
msg->data =
|
|
|
|
MSI_DATA_TRIGGER_EDGE |
|
|
|
|
MSI_DATA_LEVEL_ASSERT |
|
2017-12-28 18:33:33 +08:00
|
|
|
MSI_DATA_DELIVERY_FIXED |
|
2015-04-13 14:11:34 +08:00
|
|
|
MSI_DATA_VECTOR(cfg->vector);
|
|
|
|
}
|
|
|
|
|
2014-10-27 16:12:02 +08:00
|
|
|
/*
|
|
|
|
* IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
|
|
|
|
* which implement the MSI or MSI-X Capability Structure.
|
|
|
|
*/
|
2015-04-13 14:11:35 +08:00
|
|
|
static struct irq_chip pci_msi_controller = {
|
2014-10-27 16:12:02 +08:00
|
|
|
.name = "PCI-MSI",
|
|
|
|
.irq_unmask = pci_msi_unmask_irq,
|
|
|
|
.irq_mask = pci_msi_mask_irq,
|
2015-04-13 14:11:35 +08:00
|
|
|
.irq_ack = irq_chip_ack_parent,
|
|
|
|
.irq_retrigger = irq_chip_retrigger_hierarchy,
|
|
|
|
.irq_compose_msi_msg = irq_msi_compose_msg,
|
2014-10-27 16:12:02 +08:00
|
|
|
.flags = IRQCHIP_SKIP_SET_WAKE,
|
|
|
|
};
|
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
|
2014-10-27 16:12:02 +08:00
|
|
|
{
|
2015-04-13 14:11:35 +08:00
|
|
|
struct irq_domain *domain;
|
|
|
|
struct irq_alloc_info info;
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
init_irq_alloc_info(&info, NULL);
|
|
|
|
info.type = X86_IRQ_ALLOC_TYPE_MSI;
|
|
|
|
info.msi_dev = dev;
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
domain = irq_remapping_get_irq_domain(&info);
|
|
|
|
if (domain == NULL)
|
|
|
|
domain = msi_default_domain;
|
|
|
|
if (domain == NULL)
|
|
|
|
return -ENOSYS;
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2017-02-09 01:17:44 +08:00
|
|
|
return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
|
2015-04-13 14:11:35 +08:00
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
void native_teardown_msi_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
irq_domain_free_irqs(irq, 1);
|
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
static irq_hw_number_t pci_msi_get_hwirq(struct msi_domain_info *info,
|
|
|
|
msi_alloc_info_t *arg)
|
|
|
|
{
|
|
|
|
return arg->msi_hwirq;
|
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-12-11 01:52:59 +08:00
|
|
|
int pci_msi_prepare(struct irq_domain *domain, struct device *dev, int nvec,
|
|
|
|
msi_alloc_info_t *arg)
|
2015-04-13 14:11:35 +08:00
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct msi_desc *desc = first_pci_msi_entry(pdev);
|
|
|
|
|
|
|
|
init_irq_alloc_info(arg, NULL);
|
|
|
|
arg->msi_dev = pdev;
|
|
|
|
if (desc->msi_attrib.is_msix) {
|
|
|
|
arg->type = X86_IRQ_ALLOC_TYPE_MSIX;
|
|
|
|
} else {
|
|
|
|
arg->type = X86_IRQ_ALLOC_TYPE_MSI;
|
|
|
|
arg->flags |= X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
|
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-12-11 01:52:59 +08:00
|
|
|
EXPORT_SYMBOL_GPL(pci_msi_prepare);
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-12-11 01:52:59 +08:00
|
|
|
void pci_msi_set_desc(msi_alloc_info_t *arg, struct msi_desc *desc)
|
2014-10-27 16:12:02 +08:00
|
|
|
{
|
2015-04-13 14:11:35 +08:00
|
|
|
arg->msi_hwirq = pci_msi_domain_calc_hwirq(arg->msi_dev, desc);
|
|
|
|
}
|
2015-12-11 01:52:59 +08:00
|
|
|
EXPORT_SYMBOL_GPL(pci_msi_set_desc);
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
static struct msi_domain_ops pci_msi_domain_ops = {
|
|
|
|
.get_hwirq = pci_msi_get_hwirq,
|
|
|
|
.msi_prepare = pci_msi_prepare,
|
|
|
|
.set_desc = pci_msi_set_desc,
|
|
|
|
};
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
static struct msi_domain_info pci_msi_domain_info = {
|
|
|
|
.flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
|
2015-04-13 14:11:46 +08:00
|
|
|
MSI_FLAG_PCI_MSIX,
|
2015-04-13 14:11:35 +08:00
|
|
|
.ops = &pci_msi_domain_ops,
|
|
|
|
.chip = &pci_msi_controller,
|
|
|
|
.handler = handle_edge_irq,
|
|
|
|
.handler_name = "edge",
|
|
|
|
};
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2017-06-20 07:37:14 +08:00
|
|
|
void __init arch_init_msi_domain(struct irq_domain *parent)
|
2015-04-13 14:11:35 +08:00
|
|
|
{
|
2017-06-20 07:37:14 +08:00
|
|
|
struct fwnode_handle *fn;
|
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
if (disable_apic)
|
|
|
|
return;
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2017-06-20 07:37:14 +08:00
|
|
|
fn = irq_domain_alloc_named_fwnode("PCI-MSI");
|
|
|
|
if (fn) {
|
|
|
|
msi_default_domain =
|
|
|
|
pci_msi_create_irq_domain(fn, &pci_msi_domain_info,
|
|
|
|
parent);
|
|
|
|
irq_domain_free_fwnode(fn);
|
|
|
|
}
|
2015-04-13 14:11:35 +08:00
|
|
|
if (!msi_default_domain)
|
|
|
|
pr_warn("failed to initialize irqdomain for MSI/MSI-x.\n");
|
2014-10-27 16:12:02 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:35 +08:00
|
|
|
#ifdef CONFIG_IRQ_REMAP
|
2015-04-13 14:11:46 +08:00
|
|
|
static struct irq_chip pci_msi_ir_controller = {
|
|
|
|
.name = "IR-PCI-MSI",
|
|
|
|
.irq_unmask = pci_msi_unmask_irq,
|
|
|
|
.irq_mask = pci_msi_mask_irq,
|
|
|
|
.irq_ack = irq_chip_ack_parent,
|
|
|
|
.irq_retrigger = irq_chip_retrigger_hierarchy,
|
2015-05-19 17:07:15 +08:00
|
|
|
.irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
|
2015-04-13 14:11:46 +08:00
|
|
|
.flags = IRQCHIP_SKIP_SET_WAKE,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct msi_domain_info pci_msi_ir_domain_info = {
|
|
|
|
.flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
|
|
|
|
MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
|
|
|
|
.ops = &pci_msi_domain_ops,
|
|
|
|
.chip = &pci_msi_ir_controller,
|
|
|
|
.handler = handle_edge_irq,
|
|
|
|
.handler_name = "edge",
|
|
|
|
};
|
|
|
|
|
2017-06-20 07:37:10 +08:00
|
|
|
struct irq_domain *arch_create_remap_msi_irq_domain(struct irq_domain *parent,
|
|
|
|
const char *name, int id)
|
|
|
|
{
|
|
|
|
struct fwnode_handle *fn;
|
|
|
|
struct irq_domain *d;
|
|
|
|
|
|
|
|
fn = irq_domain_alloc_named_id_fwnode(name, id);
|
|
|
|
if (!fn)
|
|
|
|
return NULL;
|
|
|
|
d = pci_msi_create_irq_domain(fn, &pci_msi_ir_domain_info, parent);
|
|
|
|
irq_domain_free_fwnode(fn);
|
|
|
|
return d;
|
|
|
|
}
|
2015-04-13 14:11:35 +08:00
|
|
|
#endif
|
2014-10-27 16:12:02 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_DMAR_TABLE
|
2015-04-13 14:11:48 +08:00
|
|
|
static void dmar_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
|
|
|
|
{
|
|
|
|
dmar_msi_write(data->irq, msg);
|
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:42 +08:00
|
|
|
static struct irq_chip dmar_msi_controller = {
|
2015-04-13 14:11:45 +08:00
|
|
|
.name = "DMAR-MSI",
|
2014-10-27 16:12:02 +08:00
|
|
|
.irq_unmask = dmar_msi_unmask,
|
|
|
|
.irq_mask = dmar_msi_mask,
|
2015-04-13 14:11:42 +08:00
|
|
|
.irq_ack = irq_chip_ack_parent,
|
2015-04-13 14:11:49 +08:00
|
|
|
.irq_set_affinity = msi_domain_set_affinity,
|
2015-04-13 14:11:42 +08:00
|
|
|
.irq_retrigger = irq_chip_retrigger_hierarchy,
|
|
|
|
.irq_compose_msi_msg = irq_msi_compose_msg,
|
2015-04-13 14:11:48 +08:00
|
|
|
.irq_write_msi_msg = dmar_msi_write_msg,
|
2014-10-27 16:12:02 +08:00
|
|
|
.flags = IRQCHIP_SKIP_SET_WAKE,
|
|
|
|
};
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static irq_hw_number_t dmar_msi_get_hwirq(struct msi_domain_info *info,
|
|
|
|
msi_alloc_info_t *arg)
|
2015-04-13 14:11:42 +08:00
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
return arg->dmar_id;
|
2015-04-13 14:11:42 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static int dmar_msi_init(struct irq_domain *domain,
|
|
|
|
struct msi_domain_info *info, unsigned int virq,
|
|
|
|
irq_hw_number_t hwirq, msi_alloc_info_t *arg)
|
2015-04-13 14:11:42 +08:00
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
irq_domain_set_info(domain, virq, arg->dmar_id, info->chip, NULL,
|
|
|
|
handle_edge_irq, arg->dmar_data, "edge");
|
2015-04-13 14:11:42 +08:00
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
return 0;
|
2015-04-13 14:11:42 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static struct msi_domain_ops dmar_msi_domain_ops = {
|
|
|
|
.get_hwirq = dmar_msi_get_hwirq,
|
|
|
|
.msi_init = dmar_msi_init,
|
|
|
|
};
|
2015-04-13 14:11:42 +08:00
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static struct msi_domain_info dmar_msi_domain_info = {
|
|
|
|
.ops = &dmar_msi_domain_ops,
|
|
|
|
.chip = &dmar_msi_controller,
|
2015-04-13 14:11:42 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct irq_domain *dmar_get_irq_domain(void)
|
|
|
|
{
|
|
|
|
static struct irq_domain *dmar_domain;
|
|
|
|
static DEFINE_MUTEX(dmar_lock);
|
2017-06-20 07:37:14 +08:00
|
|
|
struct fwnode_handle *fn;
|
2015-04-13 14:11:42 +08:00
|
|
|
|
|
|
|
mutex_lock(&dmar_lock);
|
2017-06-20 07:37:14 +08:00
|
|
|
if (dmar_domain)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
fn = irq_domain_alloc_named_fwnode("DMAR-MSI");
|
|
|
|
if (fn) {
|
|
|
|
dmar_domain = msi_create_irq_domain(fn, &dmar_msi_domain_info,
|
2015-04-13 14:11:49 +08:00
|
|
|
x86_vector_domain);
|
2017-06-20 07:37:14 +08:00
|
|
|
irq_domain_free_fwnode(fn);
|
|
|
|
}
|
|
|
|
out:
|
2015-04-13 14:11:42 +08:00
|
|
|
mutex_unlock(&dmar_lock);
|
|
|
|
return dmar_domain;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dmar_alloc_hwirq(int id, int node, void *arg)
|
|
|
|
{
|
|
|
|
struct irq_domain *domain = dmar_get_irq_domain();
|
|
|
|
struct irq_alloc_info info;
|
|
|
|
|
|
|
|
if (!domain)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
init_irq_alloc_info(&info, NULL);
|
|
|
|
info.type = X86_IRQ_ALLOC_TYPE_DMAR;
|
|
|
|
info.dmar_id = id;
|
|
|
|
info.dmar_data = arg;
|
2015-04-13 14:11:29 +08:00
|
|
|
|
2015-04-13 14:11:42 +08:00
|
|
|
return irq_domain_alloc_irqs(domain, 1, node, &info);
|
2015-04-13 14:11:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void dmar_free_hwirq(int irq)
|
|
|
|
{
|
|
|
|
irq_domain_free_irqs(irq, 1);
|
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* MSI message composition
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_HPET_TIMER
|
2015-04-13 14:11:34 +08:00
|
|
|
static inline int hpet_dev_id(struct irq_domain *domain)
|
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
struct msi_domain_info *info = msi_get_domain_info(domain);
|
2014-10-27 16:12:02 +08:00
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
return (int)(long)info->data;
|
2014-10-27 16:12:02 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:48 +08:00
|
|
|
static void hpet_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
|
|
|
|
{
|
2015-06-01 16:05:18 +08:00
|
|
|
hpet_msi_write(irq_data_get_irq_handler_data(data), msg);
|
2015-04-13 14:11:48 +08:00
|
|
|
}
|
|
|
|
|
2016-08-09 07:29:06 +08:00
|
|
|
static struct irq_chip hpet_msi_controller __ro_after_init = {
|
2015-04-13 14:11:45 +08:00
|
|
|
.name = "HPET-MSI",
|
2014-10-27 16:12:02 +08:00
|
|
|
.irq_unmask = hpet_msi_unmask,
|
|
|
|
.irq_mask = hpet_msi_mask,
|
2015-04-13 14:11:34 +08:00
|
|
|
.irq_ack = irq_chip_ack_parent,
|
2015-04-13 14:11:49 +08:00
|
|
|
.irq_set_affinity = msi_domain_set_affinity,
|
2015-04-13 14:11:34 +08:00
|
|
|
.irq_retrigger = irq_chip_retrigger_hierarchy,
|
|
|
|
.irq_compose_msi_msg = irq_msi_compose_msg,
|
2015-04-13 14:11:48 +08:00
|
|
|
.irq_write_msi_msg = hpet_msi_write_msg,
|
2014-10-27 16:12:02 +08:00
|
|
|
.flags = IRQCHIP_SKIP_SET_WAKE,
|
|
|
|
};
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static irq_hw_number_t hpet_msi_get_hwirq(struct msi_domain_info *info,
|
|
|
|
msi_alloc_info_t *arg)
|
2015-04-13 14:11:34 +08:00
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
return arg->hpet_index;
|
2015-04-13 14:11:34 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static int hpet_msi_init(struct irq_domain *domain,
|
|
|
|
struct msi_domain_info *info, unsigned int virq,
|
|
|
|
irq_hw_number_t hwirq, msi_alloc_info_t *arg)
|
2015-04-13 14:11:34 +08:00
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
|
|
|
|
irq_domain_set_info(domain, virq, arg->hpet_index, info->chip, NULL,
|
|
|
|
handle_edge_irq, arg->hpet_data, "edge");
|
2015-04-13 14:11:34 +08:00
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
return 0;
|
2015-04-13 14:11:34 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static void hpet_msi_free(struct irq_domain *domain,
|
|
|
|
struct msi_domain_info *info, unsigned int virq)
|
2015-04-13 14:11:34 +08:00
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
|
2015-04-13 14:11:34 +08:00
|
|
|
}
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
static struct msi_domain_ops hpet_msi_domain_ops = {
|
|
|
|
.get_hwirq = hpet_msi_get_hwirq,
|
|
|
|
.msi_init = hpet_msi_init,
|
|
|
|
.msi_free = hpet_msi_free,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct msi_domain_info hpet_msi_domain_info = {
|
|
|
|
.ops = &hpet_msi_domain_ops,
|
|
|
|
.chip = &hpet_msi_controller,
|
2015-04-13 14:11:34 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct irq_domain *hpet_create_irq_domain(int hpet_id)
|
|
|
|
{
|
2015-04-13 14:11:49 +08:00
|
|
|
struct msi_domain_info *domain_info;
|
2017-06-20 07:37:14 +08:00
|
|
|
struct irq_domain *parent, *d;
|
|
|
|
struct irq_alloc_info info;
|
|
|
|
struct fwnode_handle *fn;
|
2015-04-13 14:11:34 +08:00
|
|
|
|
|
|
|
if (x86_vector_domain == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
2015-04-13 14:11:49 +08:00
|
|
|
domain_info = kzalloc(sizeof(*domain_info), GFP_KERNEL);
|
|
|
|
if (!domain_info)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
*domain_info = hpet_msi_domain_info;
|
|
|
|
domain_info->data = (void *)(long)hpet_id;
|
|
|
|
|
2015-04-13 14:11:34 +08:00
|
|
|
init_irq_alloc_info(&info, NULL);
|
|
|
|
info.type = X86_IRQ_ALLOC_TYPE_HPET;
|
|
|
|
info.hpet_id = hpet_id;
|
|
|
|
parent = irq_remapping_get_ir_irq_domain(&info);
|
|
|
|
if (parent == NULL)
|
|
|
|
parent = x86_vector_domain;
|
2015-04-13 14:11:46 +08:00
|
|
|
else
|
|
|
|
hpet_msi_controller.name = "IR-HPET-MSI";
|
2015-04-13 14:11:34 +08:00
|
|
|
|
2017-06-20 07:37:14 +08:00
|
|
|
fn = irq_domain_alloc_named_id_fwnode(hpet_msi_controller.name,
|
|
|
|
hpet_id);
|
|
|
|
if (!fn) {
|
|
|
|
kfree(domain_info);
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
d = msi_create_irq_domain(fn, domain_info, parent);
|
|
|
|
irq_domain_free_fwnode(fn);
|
|
|
|
return d;
|
2015-04-13 14:11:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int hpet_assign_irq(struct irq_domain *domain, struct hpet_dev *dev,
|
|
|
|
int dev_num)
|
|
|
|
{
|
|
|
|
struct irq_alloc_info info;
|
|
|
|
|
|
|
|
init_irq_alloc_info(&info, NULL);
|
|
|
|
info.type = X86_IRQ_ALLOC_TYPE_HPET;
|
|
|
|
info.hpet_data = dev;
|
|
|
|
info.hpet_id = hpet_dev_id(domain);
|
|
|
|
info.hpet_index = dev_num;
|
|
|
|
|
2015-05-11 17:56:49 +08:00
|
|
|
return irq_domain_alloc_irqs(domain, 1, NUMA_NO_NODE, &info);
|
2015-04-13 14:11:34 +08:00
|
|
|
}
|
2014-10-27 16:12:02 +08:00
|
|
|
#endif
|