2006-09-19 06:26:25 +08:00
|
|
|
/*
|
2008-08-05 23:14:15 +08:00
|
|
|
* arch/arm/mach-iop33x/include/mach/iop33x.h
|
2006-09-19 06:26:25 +08:00
|
|
|
*
|
|
|
|
* Intel IOP33X Chip definitions
|
|
|
|
*
|
|
|
|
* Author: Dave Jiang (dave.jiang@intel.com)
|
|
|
|
* Copyright (C) 2003, 2004 Intel Corp.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __IOP33X_H
|
|
|
|
#define __IOP33X_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Peripherals that are shared between the iop32x and iop33x but
|
|
|
|
* located at different addresses.
|
|
|
|
*/
|
|
|
|
#define IOP3XX_TIMER_REG(reg) (IOP3XX_PERIPHERAL_VIRT_BASE + 0x07d0 + (reg))
|
|
|
|
|
|
|
|
#include <asm/hardware/iop3xx.h>
|
|
|
|
|
|
|
|
/* UARTs */
|
|
|
|
#define IOP33X_UART0_PHYS (IOP3XX_PERIPHERAL_PHYS_BASE + 0x1700)
|
|
|
|
#define IOP33X_UART0_VIRT (IOP3XX_PERIPHERAL_VIRT_BASE + 0x1700)
|
|
|
|
#define IOP33X_UART1_PHYS (IOP3XX_PERIPHERAL_PHYS_BASE + 0x1740)
|
|
|
|
#define IOP33X_UART1_VIRT (IOP3XX_PERIPHERAL_VIRT_BASE + 0x1740)
|
|
|
|
|
2007-05-03 00:59:44 +08:00
|
|
|
/* ATU Parameters
|
|
|
|
* set up a 1:1 bus to physical ram relationship
|
|
|
|
* w/ pci on top of physical ram in memory map
|
|
|
|
*/
|
|
|
|
#define IOP33X_MAX_RAM_SIZE 0x80000000UL
|
|
|
|
#define IOP3XX_MAX_RAM_SIZE IOP33X_MAX_RAM_SIZE
|
|
|
|
#define IOP3XX_PCI_LOWER_MEM_BA (PHYS_OFFSET + IOP33X_MAX_RAM_SIZE)
|
|
|
|
|
2006-09-19 06:26:25 +08:00
|
|
|
|
|
|
|
#endif
|